⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 moter.map.rpt

📁 一个基于vhdl语言的脉冲宽度调制。并且有两个脉冲输出
💻 RPT
📖 第 1 页 / 共 2 页
字号:
; Resource                                    ; Usage ;
+---------------------------------------------+-------+
; Estimated Total logic elements              ; 215   ;
;                                             ;       ;
; Total combinational functions               ; 215   ;
; Logic element usage by number of LUT inputs ;       ;
;     -- 4 input functions                    ; 83    ;
;     -- 3 input functions                    ; 86    ;
;     -- <=2 input functions                  ; 46    ;
;                                             ;       ;
; Logic elements by mode                      ;       ;
;     -- normal mode                          ; 127   ;
;     -- arithmetic mode                      ; 88    ;
;                                             ;       ;
; Total registers                             ; 201   ;
;     -- Dedicated logic registers            ; 201   ;
;     -- I/O registers                        ; 0     ;
;                                             ;       ;
; I/O pins                                    ; 33    ;
; Maximum fan-out node                        ; clk   ;
; Maximum fan-out                             ; 201   ;
; Total fan-out                               ; 1589  ;
; Average fan-out                             ; 3.54  ;
+---------------------------------------------+-------+


+-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Resource Utilization by Entity                                                                                                                         ;
+----------------------------+-------------------+--------------+-------------+--------------+---------+-----------+------+--------------+---------------------+--------------+
; Compilation Hierarchy Node ; LC Combinationals ; LC Registers ; Memory Bits ; DSP Elements ; DSP 9x9 ; DSP 18x18 ; Pins ; Virtual Pins ; Full Hierarchy Name ; Library Name ;
+----------------------------+-------------------+--------------+-------------+--------------+---------+-----------+------+--------------+---------------------+--------------+
; |moter                     ; 215 (0)           ; 201 (0)      ; 0           ; 0            ; 0       ; 0         ; 33   ; 0            ; |moter              ; work         ;
;    |timer:inst|            ; 215 (215)         ; 201 (201)    ; 0           ; 0            ; 0       ; 0         ; 0    ; 0            ; |moter|timer:inst   ; work         ;
+----------------------------+-------------------+--------------+-------------+--------------+---------+-----------+------+--------------+---------------------+--------------+
Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy.


+----------------------------------------------------------------------------+
; Registers Removed During Synthesis                                         ;
+----------------------------------------+-----------------------------------+
; Register name                          ; Reason for Removal                ;
+----------------------------------------+-----------------------------------+
; timer:inst|data[1]~en                  ; Merged with timer:inst|data[0]~en ;
; timer:inst|data[2]~en                  ; Merged with timer:inst|data[0]~en ;
; timer:inst|data[3]~en                  ; Merged with timer:inst|data[0]~en ;
; timer:inst|data[4]~en                  ; Merged with timer:inst|data[0]~en ;
; timer:inst|data[5]~en                  ; Merged with timer:inst|data[0]~en ;
; timer:inst|data[6]~en                  ; Merged with timer:inst|data[0]~en ;
; timer:inst|data[7]~en                  ; Merged with timer:inst|data[0]~en ;
; timer:inst|data[8]~en                  ; Merged with timer:inst|data[0]~en ;
; timer:inst|data[9]~en                  ; Merged with timer:inst|data[0]~en ;
; timer:inst|data[10]~en                 ; Merged with timer:inst|data[0]~en ;
; timer:inst|data[11]~en                 ; Merged with timer:inst|data[0]~en ;
; timer:inst|data[12]~en                 ; Merged with timer:inst|data[0]~en ;
; timer:inst|data[13]~en                 ; Merged with timer:inst|data[0]~en ;
; timer:inst|data[14]~en                 ; Merged with timer:inst|data[0]~en ;
; timer:inst|data[15]~en                 ; Merged with timer:inst|data[0]~en ;
; Total Number of Removed Registers = 15 ;                                   ;
+----------------------------------------+-----------------------------------+


+------------------------------------------------------+
; General Register Statistics                          ;
+----------------------------------------------+-------+
; Statistic                                    ; Value ;
+----------------------------------------------+-------+
; Total registers                              ; 201   ;
; Number of registers using Synchronous Clear  ; 0     ;
; Number of registers using Synchronous Load   ; 48    ;
; Number of registers using Asynchronous Clear ; 176   ;
; Number of registers using Asynchronous Load  ; 0     ;
; Number of registers using Clock Enable       ; 199   ;
; Number of registers using Preset             ; 0     ;
+----------------------------------------------+-------+


+-----------------------------------------------------------------------------------------------------------------------------------------------+
; Multiplexer Restructuring Statistics (Restructuring Performed)                                                                                ;
+--------------------+-----------+---------------+----------------------+------------------------+------------+---------------------------------+
; Multiplexer Inputs ; Bus Width ; Baseline Area ; Area if Restructured ; Saving if Restructured ; Registered ; Example Multiplexer Output      ;
+--------------------+-----------+---------------+----------------------+------------------------+------------+---------------------------------+
; 3:1                ; 2 bits    ; 4 LEs         ; 4 LEs                ; 0 LEs                  ; Yes        ; |moter|timer:inst|out1          ;
; 3:1                ; 2 bits    ; 4 LEs         ; 4 LEs                ; 0 LEs                  ; Yes        ; |moter|timer:inst|out3          ;
; 4:1                ; 16 bits   ; 32 LEs        ; 0 LEs                ; 32 LEs                 ; Yes        ; |moter|timer:inst|TCMP1[11]     ;
; 4:1                ; 16 bits   ; 32 LEs        ; 16 LEs               ; 16 LEs                 ; Yes        ; |moter|timer:inst|TCNT1[14]     ;
; 4:1                ; 16 bits   ; 32 LEs        ; 0 LEs                ; 32 LEs                 ; Yes        ; |moter|timer:inst|TCMP2[6]      ;
; 4:1                ; 16 bits   ; 32 LEs        ; 16 LEs               ; 16 LEs                 ; Yes        ; |moter|timer:inst|TCNT2[9]      ;
; 4:1                ; 8 bits    ; 16 LEs        ; 16 LEs               ; 0 LEs                  ; Yes        ; |moter|timer:inst|deadcount1[5] ;
; 4:1                ; 8 bits    ; 16 LEs        ; 16 LEs               ; 0 LEs                  ; Yes        ; |moter|timer:inst|deadcount2[7] ;
; 6:1                ; 16 bits   ; 64 LEs        ; 64 LEs               ; 0 LEs                  ; Yes        ; |moter|timer:inst|data[15]~reg0 ;
+--------------------+-----------+---------------+----------------------+------------------------+------------+---------------------------------+


+-------------------------------+
; Analysis & Synthesis Messages ;
+-------------------------------+
Info: *******************************************************************
Info: Running Quartus II Analysis & Synthesis
    Info: Version 7.2 Build 151 09/26/2007 SJ Full Version
    Info: Processing started: Fri Sep 19 23:54:00 2008
Info: Command: quartus_map --read_settings_files=on --write_settings_files=off moter -c moter
Info: Found 1 design units, including 1 entities, in source file moter.bdf
    Info: Found entity 1: moter
Info: Found 2 design units, including 1 entities, in source file fredivn.vhd
    Info: Found design unit 1: fredivn-behave
    Info: Found entity 1: fredivn
Info: Found 2 design units, including 1 entities, in source file timer.vhd
    Info: Found design unit 1: timer-behave
    Info: Found entity 1: timer
Info: Elaborating entity "moter" for the top level hierarchy
Info: Elaborating entity "timer" for hierarchy "timer:inst"
Info: Duplicate registers merged to single register
    Info: Duplicate register "timer:inst|data[1]~en" merged to single register "timer:inst|data[0]~en"
    Info: Duplicate register "timer:inst|data[2]~en" merged to single register "timer:inst|data[0]~en"
    Info: Duplicate register "timer:inst|data[3]~en" merged to single register "timer:inst|data[0]~en"
    Info: Duplicate register "timer:inst|data[4]~en" merged to single register "timer:inst|data[0]~en"
    Info: Duplicate register "timer:inst|data[5]~en" merged to single register "timer:inst|data[0]~en"
    Info: Duplicate register "timer:inst|data[6]~en" merged to single register "timer:inst|data[0]~en"
    Info: Duplicate register "timer:inst|data[7]~en" merged to single register "timer:inst|data[0]~en"
    Info: Duplicate register "timer:inst|data[8]~en" merged to single register "timer:inst|data[0]~en"
    Info: Duplicate register "timer:inst|data[9]~en" merged to single register "timer:inst|data[0]~en"
    Info: Duplicate register "timer:inst|data[10]~en" merged to single register "timer:inst|data[0]~en"
    Info: Duplicate register "timer:inst|data[11]~en" merged to single register "timer:inst|data[0]~en"
    Info: Duplicate register "timer:inst|data[12]~en" merged to single register "timer:inst|data[0]~en"
    Info: Duplicate register "timer:inst|data[13]~en" merged to single register "timer:inst|data[0]~en"
    Info: Duplicate register "timer:inst|data[14]~en" merged to single register "timer:inst|data[0]~en"
    Info: Duplicate register "timer:inst|data[15]~en" merged to single register "timer:inst|data[0]~en"
Info: Implemented 376 device resources after synthesis - the final resource count might be different
    Info: Implemented 13 input pins
    Info: Implemented 4 output pins
    Info: Implemented 16 bidirectional pins
    Info: Implemented 343 logic cells
Info: Quartus II Analysis & Synthesis was successful. 0 errors, 0 warnings
    Info: Allocated 162 megabytes of memory during processing
    Info: Processing ended: Fri Sep 19 23:54:10 2008
    Info: Elapsed time: 00:00:10


⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -