📄 enlxorr.map.rpt
字号:
; Retiming Meta-Stability Register Sequence Length ; 2 ; 2 ;
; PowerPlay Power Optimization ; Normal compilation ; Normal compilation ;
; HDL message level ; Level2 ; Level2 ;
; Suppress Register Optimization Related Messages ; Off ; Off ;
; Number of Removed Registers Reported in Synthesis Report ; 100 ; 100 ;
; Clock MUX Protection ; On ; On ;
; Use smart compilation ; Off ; Off ;
+-----------------------------------------------------------------------------+--------------------+--------------------+
+--------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Source Files Read ;
+----------------------------------+-----------------+-----------+---------------------------------+
; File Name with User-Entered Path ; Used in Netlist ; File Type ; File Name with Absolute Path ;
+----------------------------------+-----------------+-----------+---------------------------------+
; enLxorR.vhd ; yes ; Other ; E:/Muxplux/Vhdl/DES/enLxorR.vhd ;
+----------------------------------+-----------------+-----------+---------------------------------+
+-------------------------------------------------------+
; Analysis & Synthesis Resource Usage Summary ;
+-----------------------------------------------+-------+
; Resource ; Usage ;
+-----------------------------------------------+-------+
; Estimated ALUTs Used ; 32 ;
; -- Combinational ALUTs ; 32 ;
; -- Memory ALUTs ; 0 ;
; -- LUT_REGs ; 0 ;
; Dedicated logic registers ; 0 ;
; ; ;
; Estimated ALUTs Unavailable ; 0 ;
; -- Due to unpartnered combinational logic ; 0 ;
; -- Due to Memory ALUTs ; 0 ;
; -- Due to LUT_REGs ; 0 ;
; ; ;
; Total combinational functions ; 32 ;
; Combinational ALUT usage by number of inputs ; ;
; -- 7 input functions ; 0 ;
; -- 6 input functions ; 0 ;
; -- 5 input functions ; 0 ;
; -- 4 input functions ; 0 ;
; -- <=3 input functions ; 32 ;
; ; ;
; Combinational ALUTs by mode ; ;
; -- normal mode ; 32 ;
; -- extended LUT mode ; 0 ;
; -- arithmetic mode ; 0 ;
; -- shared arithmetic mode ; 0 ;
; ; ;
; Estimated ALUT/register pairs used ; 32 ;
; ; ;
; Total registers ; 0 ;
; -- Dedicated logic registers ; 0 ;
; -- I/O registers ; 0 ;
; -- LUT_REGs ; 0 ;
; ; ;
; Estimated ALMs: partially or completely used ; 16 ;
; ; ;
; I/O pins ; 96 ;
; Maximum fan-out node ; ln~0 ;
; Maximum fan-out ; 1 ;
; Total fan-out ; 192 ;
; Average fan-out ; 0.86 ;
+-----------------------------------------------+-------+
+-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Resource Utilization by Entity ;
+----------------------------+-------------------+--------------+-------------------+--------------+---------+-----------+-----------+-----------+------+--------------+---------------------+--------------+
; Compilation Hierarchy Node ; LC Combinationals ; LC Registers ; Block Memory Bits ; DSP Elements ; DSP 9x9 ; DSP 12x12 ; DSP 18x18 ; DSP 36x36 ; Pins ; Virtual Pins ; Full Hierarchy Name ; Library Name ;
+----------------------------+-------------------+--------------+-------------------+--------------+---------+-----------+-----------+-----------+------+--------------+---------------------+--------------+
; |enLxorR ; 32 (32) ; 0 (0) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 96 ; 0 ; |enLxorR ; work ;
+----------------------------+-------------------+--------------+-------------------+--------------+---------+-----------+-----------+-----------+------+--------------+---------------------+--------------+
Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy.
+------------------------------------------------------+
; General Register Statistics ;
+----------------------------------------------+-------+
; Statistic ; Value ;
+----------------------------------------------+-------+
; Total registers ; 0 ;
; Number of registers using Synchronous Clear ; 0 ;
; Number of registers using Synchronous Load ; 0 ;
; Number of registers using Asynchronous Clear ; 0 ;
; Number of registers using Asynchronous Load ; 0 ;
; Number of registers using Clock Enable ; 0 ;
; Number of registers using Preset ; 0 ;
+----------------------------------------------+-------+
+-------------------------------+
; Analysis & Synthesis Messages ;
+-------------------------------+
Info: *******************************************************************
Info: Running Quartus II Analysis & Synthesis
Info: Version 7.1 Build 156 04/30/2007 SJ Full Version
Info: Processing started: Mon Aug 06 16:11:33 2007
Info: Command: quartus_map --read_settings_files=on --write_settings_files=off enLxorR -c enLxorR
Warning: Using design file enLxorR.vhd, which is not specified as a design file for the current project, but contains definitions for 2 design units and 1 entities in project
Info: Found design unit 1: enLxorR-arch_enLxorR
Info: Found entity 1: enLxorR
Info: Elaborating entity "enLxorR" for the top level hierarchy
Info: Implemented 224 device resources after synthesis - the final resource count might be different
Info: Implemented 64 input pins
Info: Implemented 32 output pins
Info: Implemented 32 logic cells
Info: Quartus II Analysis & Synthesis was successful. 0 errors, 1 warning
Info: Allocated 148 megabytes of memory during processing
Info: Processing ended: Mon Aug 06 16:11:37 2007
Info: Elapsed time: 00:00:04
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -