📄 alu.rpt
字号:
Project Information f:\cpu\alu.rpt
MAX+plus II Compiler Report File
Version 10.1 06/12/2001
Compiled: 05/09/2007 08:18:50
Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
ALU
** DEVICE SUMMARY **
Chip/ Input Output Bidir Memory Memory LCs
POF Device Pins Pins Pins Bits % Utilized LCs % Utilized
alu EPF10K10LC84-3 25 17 0 0 0 % 158 27 %
User Pins: 25 17 0
Project Information f:\cpu\alu.rpt
** PROJECT COMPILATION MESSAGES **
Warning: Ignored unnecessary INPUT pin 'cs31'
Warning: Ignored unnecessary INPUT pin 'cs30'
Warning: Ignored unnecessary INPUT pin 'cs29'
Warning: Ignored unnecessary INPUT pin 'cs28'
Warning: Ignored unnecessary INPUT pin 'cs27'
Warning: Ignored unnecessary INPUT pin 'cs26'
Warning: Ignored unnecessary INPUT pin 'cs21'
Warning: Ignored unnecessary INPUT pin 'cs20'
Warning: Ignored unnecessary INPUT pin 'cs19'
Warning: Ignored unnecessary INPUT pin 'cs18'
Warning: Ignored unnecessary INPUT pin 'cs17'
Warning: Ignored unnecessary INPUT pin 'cs16'
Warning: Ignored unnecessary INPUT pin 'cs15'
Warning: Ignored unnecessary INPUT pin 'cs14'
Warning: Ignored unnecessary INPUT pin 'cs13'
Warning: Ignored unnecessary INPUT pin 'cs12'
Warning: Ignored unnecessary INPUT pin 'cs11'
Warning: Ignored unnecessary INPUT pin 'cs10'
Warning: Ignored unnecessary INPUT pin 'cs9'
Warning: Ignored unnecessary INPUT pin 'cs8'
Warning: Ignored unnecessary INPUT pin 'cs6'
Warning: Ignored unnecessary INPUT pin 'cs5'
Warning: Ignored unnecessary INPUT pin 'cs4'
Warning: Ignored unnecessary INPUT pin 'cs0'
Project Information f:\cpu\alu.rpt
** FILE HIERARCHY **
|lpm_add_sub:859|
|lpm_add_sub:859|addcore:adder|
|lpm_add_sub:859|altshift:result_ext_latency_ffs|
|lpm_add_sub:859|altshift:carry_ext_latency_ffs|
|lpm_add_sub:859|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:972|
|lpm_add_sub:972|addcore:adder|
|lpm_add_sub:972|altshift:result_ext_latency_ffs|
|lpm_add_sub:972|altshift:carry_ext_latency_ffs|
|lpm_add_sub:972|altshift:oflow_ext_latency_ffs|
Device-Specific Information: f:\cpu\alu.rpt
alu
***** Logic for device 'alu' compiled without errors.
Device: EPF10K10LC84-3
FLEX 10K Configuration Scheme: Passive Serial
Device Options:
User-Supplied Start-Up Clock = OFF
Auto-Restart Configuration on Frame Error = OFF
Release Clears Before Tri-States = OFF
Enable Chip_Wide Reset = OFF
Enable Chip-Wide Output Enable = OFF
Enable INIT_DONE Output = OFF
JTAG User Code = 7f
^
C
R R R R R O
E E b E E b E N
S S r S S r b V S G b b F
E E _ E E _ r C E N r r _ ^
R R i R R i _ C R c a D _ _ a a # D n
V V n V V n i I V c c s c I i i c c T O C
E E 1 E E 1 n N E s l 2 c N n n c c C N E
D D 3 D D 5 3 T D 7 k 4 0 T 2 8 1 8 K E O
-----------------------------------------------------------------_
/ 11 10 9 8 7 6 5 4 3 2 1 84 83 82 81 80 79 78 77 76 75 |
^DATA0 | 12 74 | #TDO
^DCLK | 13 73 | br_in14
^nCE | 14 72 | acc9
#TDI | 15 71 | acc10
acc12 | 16 70 | br_in10
acc11 | 17 69 | br_in11
acc14 | 18 68 | GNDINT
acc13 | 19 67 | RESERVED
VCCINT | 20 66 | RESERVED
RESERVED | 21 65 | RESERVED
RESERVED | 22 EPF10K10LC84-3 64 | RESERVED
RESERVED | 23 63 | VCCINT
RESERVED | 24 62 | acc2
RESERVED | 25 61 | acc6
GNDINT | 26 60 | acc3
br_in5 | 27 59 | acc4
br_in6 | 28 58 | accis0
br_in4 | 29 57 | #TMS
acc5 | 30 56 | #TRST
^MSEL0 | 31 55 | ^nSTATUS
^MSEL1 | 32 54 | cs2
|_ 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 _|
------------------------------------------------------------------
V ^ R b R a R V G c c c V G a c b b c b b
C n E r E c E C N s s s C N c s r r s r r
C C S _ S c S C D 2 2 2 C D c 3 _ _ 1 _ _
I O E i E 1 E I I 3 5 2 I I 7 i i i i
N N R n R 5 R N N N N n n n n
T F V 1 V V T T T T 7 0 9 1
I E 2 E E
G D D D
N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
Device-Specific Information: f:\cpu\alu.rpt
alu
** RESOURCE USAGE **
Logic Column Row
Array Interconnect Interconnect Clears/ External
Block Logic Cells Driven Driven Clocks Presets Interconnect
A3 8/ 8(100%) 0/ 8( 0%) 2/ 8( 25%) 1/2 0/2 12/22( 54%)
A6 8/ 8(100%) 1/ 8( 12%) 3/ 8( 37%) 0/2 0/2 11/22( 50%)
A7 8/ 8(100%) 0/ 8( 0%) 2/ 8( 25%) 1/2 0/2 12/22( 54%)
A9 8/ 8(100%) 1/ 8( 12%) 1/ 8( 12%) 1/2 0/2 13/22( 59%)
A10 7/ 8( 87%) 0/ 8( 0%) 3/ 8( 37%) 1/2 0/2 9/22( 40%)
A14 8/ 8(100%) 1/ 8( 12%) 1/ 8( 12%) 1/2 0/2 12/22( 54%)
A15 7/ 8( 87%) 0/ 8( 0%) 2/ 8( 25%) 1/2 0/2 11/22( 50%)
A16 8/ 8(100%) 1/ 8( 12%) 3/ 8( 37%) 0/2 0/2 11/22( 50%)
A21 8/ 8(100%) 0/ 8( 0%) 2/ 8( 25%) 1/2 0/2 12/22( 54%)
A22 8/ 8(100%) 0/ 8( 0%) 2/ 8( 25%) 1/2 0/2 12/22( 54%)
A23 8/ 8(100%) 1/ 8( 12%) 2/ 8( 25%) 1/2 0/2 12/22( 54%)
C13 8/ 8(100%) 0/ 8( 0%) 4/ 8( 50%) 0/2 0/2 17/22( 77%)
C14 8/ 8(100%) 2/ 8( 25%) 1/ 8( 12%) 1/2 0/2 12/22( 54%)
C15 8/ 8(100%) 0/ 8( 0%) 4/ 8( 50%) 1/2 0/2 10/22( 45%)
C17 8/ 8(100%) 1/ 8( 12%) 2/ 8( 25%) 1/2 0/2 12/22( 54%)
C18 8/ 8(100%) 0/ 8( 0%) 3/ 8( 37%) 1/2 0/2 12/22( 54%)
C20 8/ 8(100%) 0/ 8( 0%) 2/ 8( 25%) 1/2 0/2 12/22( 54%)
C22 8/ 8(100%) 0/ 8( 0%) 4/ 8( 50%) 0/2 0/2 11/22( 50%)
C23 8/ 8(100%) 1/ 8( 12%) 3/ 8( 37%) 1/2 0/2 10/22( 45%)
C24 8/ 8(100%) 0/ 8( 0%) 2/ 8( 25%) 1/2 0/2 12/22( 54%)
Embedded Column Row
Array Embedded Interconnect Interconnect Read/ External
Block Cells Driven Driven Clocks Write Interconnect
Total dedicated input pins used: 6/6 (100%)
Total I/O pins used: 36/53 ( 67%)
Total logic cells used: 158/576 ( 27%)
Total embedded cells used: 0/24 ( 0%)
Total EABs used: 0/3 ( 0%)
Average fan-in: 3.37/4 ( 84%)
Total fan-in: 533/2304 ( 23%)
Total input pins required: 25
Total input I/O cell registers required: 0
Total output pins required: 17
Total output I/O cell registers required: 0
Total buried I/O cell registers required: 0
Total bidirectional pins required: 0
Total reserved pins required 0
Total logic cells required: 158
Total flipflops required: 16
Total packed registers required: 0
Total logic cells in carry chains: 0
Total number of carry chains: 0
Total logic cells in cascade chains: 0
Total number of cascade chains: 0
Total single-pin Clock Enables required: 0
Total single-pin Output Enables required: 0
Synthesized logic cells: 5/ 576 ( 0%)
Logic Cell and Embedded Cell Counts
Column: 01 02 03 04 05 06 07 08 09 10 11 12 EA 13 14 15 16 17 18 19 20 21 22 23 24 Total(LC/EC)
A: 0 0 8 0 0 8 8 0 8 7 0 0 0 0 8 7 8 0 0 0 0 8 8 8 0 86/0
B: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
C: 0 0 0 0 0 0 0 0 0 0 0 0 0 8 8 8 0 8 8 0 8 0 8 8 8 72/0
Total: 0 0 8 0 0 8 8 0 8 7 0 0 0 8 16 15 8 8 8 0 8 8 16 16 8 158/0
Device-Specific Information: f:\cpu\alu.rpt
alu
** INPUTS **
Fan-In Fan-Out
Pin LC EC Row Col Primitive Code INP FBK OUT FBK Name
50 - - - 17 INPUT 0 0 0 8 br_in0
53 - - - 20 INPUT 0 0 0 6 br_in1
81 - - - 22 INPUT 0 0 0 6 br_in2
5 - - - 05 INPUT 0 0 0 6 br_in3
29 - - C -- INPUT 0 0 0 6 br_in4
27 - - C -- INPUT 0 0 0 6 br_in5
28 - - C -- INPUT 0 0 0 6 br_in6
49 - - - 16 INPUT 0 0 0 6 br_in7
80 - - - 23 INPUT 0 0 0 6 br_in8
52 - - - 19 INPUT 0 0 0 6 br_in9
70 - - A -- INPUT 0 0 0 6 br_in10
69 - - A -- INPUT 0 0 0 6 br_in11
36 - - - 07 INPUT 0 0 0 6 br_in12
9 - - - 02 INPUT 0 0 0 6 br_in13
73 - - A -- INPUT 0 0 0 6 br_in14
6 - - - 04 INPUT 0 0 0 4 br_in15
1 - - - -- INPUT G 0 0 0 0 clk
51 - - - 18 INPUT 0 0 0 16 cs1
54 - - - 21 INPUT 0 0 0 16 cs2
48 - - - 15 INPUT 0 0 0 16 cs3
2 - - - -- INPUT 0 0 0 16 cs7
44 - - - -- INPUT 0 0 0 16 cs22
42 - - - -- INPUT 0 0 0 16 cs23
84 - - - -- INPUT 0 0 0 16 cs24
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -