⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 tm.map.qmsg

📁 基于fpga数字钟系统
💻 QMSG
📖 第 1 页 / 共 2 页
字号:
{ "Warning" "WSGN_SEARCH_FILE" "clock.vhd 2 1 " "Warning: Using design file clock.vhd, which is not specified as a design file for the current project, but contains definitions for 2 design units and 1 entities in project" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 clock-one " "Info: Found design unit 1: clock-one" {  } { { "clock.vhd" "" { Text "E:/EDA/SHZbeifeng/clock.vhd" 9 -1 0 } }  } 0 0 "Found design unit %1!d!: %2!s!" 0 0 "" 0} { "Info" "ISGN_ENTITY_NAME" "1 clock " "Info: Found entity 1: clock" {  } { { "clock.vhd" "" { Text "E:/EDA/SHZbeifeng/clock.vhd" 4 -1 0 } }  } 0 0 "Found entity %1!d!: %2!s!" 0 0 "" 0}  } {  } 0 0 "Using design file %1!s!, which is not specified as a design file for the current project, but contains definitions for %2!llu! design units and %3!llu! entities in project" 0 0 "" 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "clock clock:inst " "Info: Elaborating entity \"clock\" for hierarchy \"clock:inst\"" {  } { { "TM.bdf" "inst" { Schematic "E:/EDA/SHZbeifeng/TM.bdf" { { 48 392 528 208 "inst" "" } } } }  } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0 "" 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "XS XS:inst1 " "Info: Elaborating entity \"XS\" for hierarchy \"XS:inst1\"" {  } { { "TM.bdf" "inst1" { Schematic "E:/EDA/SHZbeifeng/TM.bdf" { { 232 592 688 328 "inst1" "" } } } }  } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0 "" 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "clk XS.vhd(25) " "Warning (10492): VHDL Process Statement warning at XS.vhd(25): signal \"clk\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" {  } { { "XS.vhd" "" { Text "E:/EDA/SHZbeifeng/XS.vhd" 25 0 0 } }  } 0 10492 "VHDL Process Statement warning at %2!s!: signal \"%1!s!\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" 0 0 "" 0}
{ "Warning" "WVRFX_L2_VHDL_ID_IN_COMB_PROCESS_HOLDS_VALUE" "y XS.vhd(11) " "Warning (10631): VHDL Process Statement warning at XS.vhd(11): inferring latch(es) for signal or variable \"y\", which holds its previous value in one or more paths through the process" {  } { { "XS.vhd" "" { Text "E:/EDA/SHZbeifeng/XS.vhd" 11 0 0 } }  } 0 10631 "VHDL Process Statement warning at %2!s!: inferring latch(es) for signal or variable \"%1!s!\", which holds its previous value in one or more paths through the process" 0 0 "" 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "y XS.vhd(15) " "Info (10041): Inferred latch for \"y\" at XS.vhd(15)" {  } { { "XS.vhd" "" { Text "E:/EDA/SHZbeifeng/XS.vhd" 15 0 0 } }  } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "deled deled:inst4 " "Info: Elaborating entity \"deled\" for hierarchy \"deled:inst4\"" {  } { { "TM.bdf" "inst4" { Schematic "E:/EDA/SHZbeifeng/TM.bdf" { { 48 872 1016 144 "inst4" "" } } } }  } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0 "" 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "led\[0\] deled.vhd(10) " "Info (10041): Inferred latch for \"led\[0\]\" at deled.vhd(10)" {  } { { "deled.vhd" "" { Text "E:/EDA/SHZbeifeng/deled.vhd" 10 0 0 } }  } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "led\[1\] deled.vhd(10) " "Info (10041): Inferred latch for \"led\[1\]\" at deled.vhd(10)" {  } { { "deled.vhd" "" { Text "E:/EDA/SHZbeifeng/deled.vhd" 10 0 0 } }  } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "led\[2\] deled.vhd(10) " "Info (10041): Inferred latch for \"led\[2\]\" at deled.vhd(10)" {  } { { "deled.vhd" "" { Text "E:/EDA/SHZbeifeng/deled.vhd" 10 0 0 } }  } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "led\[3\] deled.vhd(10) " "Info (10041): Inferred latch for \"led\[3\]\" at deled.vhd(10)" {  } { { "deled.vhd" "" { Text "E:/EDA/SHZbeifeng/deled.vhd" 10 0 0 } }  } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "led\[4\] deled.vhd(10) " "Info (10041): Inferred latch for \"led\[4\]\" at deled.vhd(10)" {  } { { "deled.vhd" "" { Text "E:/EDA/SHZbeifeng/deled.vhd" 10 0 0 } }  } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "led\[5\] deled.vhd(10) " "Info (10041): Inferred latch for \"led\[5\]\" at deled.vhd(10)" {  } { { "deled.vhd" "" { Text "E:/EDA/SHZbeifeng/deled.vhd" 10 0 0 } }  } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "led\[6\] deled.vhd(10) " "Info (10041): Inferred latch for \"led\[6\]\" at deled.vhd(10)" {  } { { "deled.vhd" "" { Text "E:/EDA/SHZbeifeng/deled.vhd" 10 0 0 } }  } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0}
{ "Warning" "WSGN_SEARCH_FILE" "YIMA.vhd 2 1 " "Warning: Using design file YIMA.vhd, which is not specified as a design file for the current project, but contains definitions for 2 design units and 1 entities in project" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 YIMA-baby " "Info: Found design unit 1: YIMA-baby" {  } { { "YIMA.vhd" "" { Text "E:/EDA/SHZbeifeng/YIMA.vhd" 7 -1 0 } }  } 0 0 "Found design unit %1!d!: %2!s!" 0 0 "" 0} { "Info" "ISGN_ENTITY_NAME" "1 YIMA " "Info: Found entity 1: YIMA" {  } { { "YIMA.vhd" "" { Text "E:/EDA/SHZbeifeng/YIMA.vhd" 3 -1 0 } }  } 0 0 "Found entity %1!d!: %2!s!" 0 0 "" 0}  } {  } 0 0 "Using design file %1!s!, which is not specified as a design file for the current project, but contains definitions for %2!llu! design units and %3!llu! entities in project" 0 0 "" 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "YIMA YIMA:inst3 " "Info: Elaborating entity \"YIMA\" for hierarchy \"YIMA:inst3\"" {  } { { "TM.bdf" "inst3" { Schematic "E:/EDA/SHZbeifeng/TM.bdf" { { 184 872 992 280 "inst3" "" } } } }  } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0 "" 0}
{ "Warning" "WOPT_MLS_UNSAFE_LATCH_HDR" "seltime:inst2\|dp " "Warning: Latch seltime:inst2\|dp has unsafe behavior" { { "Warning" "WOPT_MLS_UNSAFE_LATCH_SUB" "D ENA seltime:inst2\|count\[2\] " "Warning: Ports D and ENA on the latch are fed by the same signal seltime:inst2\|count\[2\]" {  } { { "seltime.vhd" "" { Text "E:/EDA/SHZbeifeng/seltime.vhd" 19 -1 0 } }  } 0 0 "Ports %1!s! and %2!s! on the latch are fed by the same signal %3!s!" 0 0 "" 0}  } { { "seltime.vhd" "" { Text "E:/EDA/SHZbeifeng/seltime.vhd" 10 -1 0 } }  } 0 0 "Latch %1!s! has unsafe behavior" 0 0 "" 0}
{ "Warning" "WOPT_MLS_UNSAFE_LATCH_HDR" "seltime:inst2\|daout\[1\] " "Warning: Latch seltime:inst2\|daout\[1\] has unsafe behavior" { { "Warning" "WOPT_MLS_UNSAFE_LATCH_SUB" "D ENA seltime:inst2\|count\[2\] " "Warning: Ports D and ENA on the latch are fed by the same signal seltime:inst2\|count\[2\]" {  } { { "seltime.vhd" "" { Text "E:/EDA/SHZbeifeng/seltime.vhd" 19 -1 0 } }  } 0 0 "Ports %1!s! and %2!s! on the latch are fed by the same signal %3!s!" 0 0 "" 0}  } { { "seltime.vhd" "" { Text "E:/EDA/SHZbeifeng/seltime.vhd" 17 -1 0 } }  } 0 0 "Latch %1!s! has unsafe behavior" 0 0 "" 0}
{ "Warning" "WOPT_MLS_UNSAFE_LATCH_HDR" "seltime:inst2\|daout\[0\] " "Warning: Latch seltime:inst2\|daout\[0\] has unsafe behavior" { { "Warning" "WOPT_MLS_UNSAFE_LATCH_SUB" "D ENA seltime:inst2\|count\[2\] " "Warning: Ports D and ENA on the latch are fed by the same signal seltime:inst2\|count\[2\]" {  } { { "seltime.vhd" "" { Text "E:/EDA/SHZbeifeng/seltime.vhd" 19 -1 0 } }  } 0 0 "Ports %1!s! and %2!s! on the latch are fed by the same signal %3!s!" 0 0 "" 0}  } { { "seltime.vhd" "" { Text "E:/EDA/SHZbeifeng/seltime.vhd" 17 -1 0 } }  } 0 0 "Latch %1!s! has unsafe behavior" 0 0 "" 0}
{ "Warning" "WOPT_MLS_UNSAFE_LATCH_HDR" "seltime:inst2\|daout\[2\] " "Warning: Latch seltime:inst2\|daout\[2\] has unsafe behavior" { { "Warning" "WOPT_MLS_UNSAFE_LATCH_SUB" "D ENA seltime:inst2\|count\[2\] " "Warning: Ports D and ENA on the latch are fed by the same signal seltime:inst2\|count\[2\]" {  } { { "seltime.vhd" "" { Text "E:/EDA/SHZbeifeng/seltime.vhd" 19 -1 0 } }  } 0 0 "Ports %1!s! and %2!s! on the latch are fed by the same signal %3!s!" 0 0 "" 0}  } { { "seltime.vhd" "" { Text "E:/EDA/SHZbeifeng/seltime.vhd" 17 -1 0 } }  } 0 0 "Latch %1!s! has unsafe behavior" 0 0 "" 0}
{ "Warning" "WOPT_MLS_UNSAFE_LATCH_HDR" "seltime:inst2\|daout\[3\] " "Warning: Latch seltime:inst2\|daout\[3\] has unsafe behavior" { { "Warning" "WOPT_MLS_UNSAFE_LATCH_SUB" "D ENA seltime:inst2\|count\[2\] " "Warning: Ports D and ENA on the latch are fed by the same signal seltime:inst2\|count\[2\]" {  } { { "seltime.vhd" "" { Text "E:/EDA/SHZbeifeng/seltime.vhd" 19 -1 0 } }  } 0 0 "Ports %1!s! and %2!s! on the latch are fed by the same signal %3!s!" 0 0 "" 0}  } { { "seltime.vhd" "" { Text "E:/EDA/SHZbeifeng/seltime.vhd" 17 -1 0 } }  } 0 0 "Latch %1!s! has unsafe behavior" 0 0 "" 0}
{ "Info" "ICUT_CUT_TM_SUMMARY" "239 " "Info: Implemented 239 device resources after synthesis - the final resource count might be different" { { "Info" "ICUT_CUT_TM_IPINS" "5 " "Info: Implemented 5 input pins" {  } {  } 0 0 "Implemented %1!d! input pins" 0 0 "" 0} { "Info" "ICUT_CUT_TM_OPINS" "17 " "Info: Implemented 17 output pins" {  } {  } 0 0 "Implemented %1!d! output pins" 0 0 "" 0} { "Info" "ICUT_CUT_TM_LCELLS" "217 " "Info: Implemented 217 logic cells" {  } {  } 0 0 "Implemented %1!d! logic cells" 0 0 "" 0}  } {  } 0 0 "Implemented %1!d! device resources after synthesis - the final resource count might be different" 0 0 "" 0}
{ "Info" "IQEXE_ERROR_COUNT" "Analysis & Synthesis 0 s 25 s Quartus II " "Info: Quartus II Analysis & Synthesis was successful. 0 errors, 25 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "165 " "Info: Allocated 165 megabytes of memory during processing" {  } {  } 0 0 "Allocated %1!s! megabytes of memory during processing" 0 0 "" 0} { "Info" "IQEXE_END_BANNER_TIME" "Fri Nov 28 21:19:46 2008 " "Info: Processing ended: Fri Nov 28 21:19:46 2008" {  } {  } 0 0 "Processing ended: %1!s!" 0 0 "" 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:04 " "Info: Elapsed time: 00:00:04" {  } {  } 0 0 "Elapsed time: %1!s!" 0 0 "" 0}  } {  } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "" 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -