📄 blowfishparray.vhdl
字号:
-- Copyright © 2007 Wesley J. Landaker <wjl@icecavern.net>-- -- This program is free software: you can redistribute it and/or modify-- it under the terms of the GNU General Public License as published by-- the Free Software Foundation, either version 3 of the License, or-- (at your option) any later version.-- -- This program is distributed in the hope that it will be useful,-- but WITHOUT ANY WARRANTY; without even the implied warranty of-- MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the-- GNU General Public License for more details.-- -- You should have received a copy of the GNU General Public License-- along with this program. If not, see <http://www.gnu.org/licenses/>.library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;library common;entity BlowfishPArray is port ( -- Clock CLK_I : in std_logic; -- Mode Selection ENC_I : in std_logic; -- P-Array Read Interface R_EN_I : in std_logic; R_ADDR_I : in std_logic_vector(4 downto 0); R_DATA_O : out std_logic_vector(31 downto 0); -- P-Array Write Interface W_EN_I : in std_logic; W_ADDR_I : in std_logic_vector(4 downto 0); W_DATA_I : in std_logic_vector(31 downto 0) );end entity;architecture rtl of BlowfishPArray is signal r_addr : std_logic_vector(4 downto 0);begin proc_addr_translation : process (ENC_I, R_ADDR_I) is begin if ENC_I = '1' then r_addr <= R_ADDR_I; else r_addr <= std_logic_vector(to_unsigned(17, R_ADDR_I'length) - unsigned(R_ADDR_I)); end if; end process; u_DualReadPortRAM : entity common.DualReadPortRAM generic map ( param_ADDR_WIDTH => 5, param_DATA_WIDTH => 32 ) port map ( A_CLK_I => CLK_I, A_EN_I => W_EN_I, A_ADDR_I => W_ADDR_I, A_WE_I => '1', A_DATA_I => W_DATA_I, A_DATA_O => open, B_CLK_I => CLK_I, B_EN_I => R_EN_I, B_ADDR_I => r_addr, B_DATA_O => R_DATA_O );end architecture;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -