📄 full_multi.tan.rpt
字号:
; N/A ; None ; 11.400 ns ; smdisplay:inst2|74175:inst|16 ; OD ; CLK ;
; N/A ; None ; 11.400 ns ; smdisplay:inst2|74175:inst|15 ; OD ; CLK ;
; N/A ; None ; 11.400 ns ; smdisplay:inst2|74175:inst|14 ; OD ; CLK ;
; N/A ; None ; 11.300 ns ; smdisplay:inst2|74175:inst|13 ; OG ; CLK ;
; N/A ; None ; 11.300 ns ; smdisplay:inst2|74175:inst|15 ; OA ; CLK ;
; N/A ; None ; 11.200 ns ; smdisplay:inst2|74175:inst|16 ; OF ; CLK ;
; N/A ; None ; 11.200 ns ; smdisplay:inst2|74175:inst|13 ; OD ; CLK ;
; N/A ; None ; 11.200 ns ; smdisplay:inst2|74175:inst|13 ; OA ; CLK ;
; N/A ; None ; 11.000 ns ; smdisplay:inst2|74175:inst|13 ; OF ; CLK ;
; N/A ; None ; 11.000 ns ; smdisplay:inst2|74175:inst7|15 ; OA ; CLK ;
; N/A ; None ; 10.800 ns ; smdisplay:inst2|74175:inst|14 ; OF ; CLK ;
; N/A ; None ; 10.800 ns ; smdisplay:inst2|74175:inst7|15 ; OE ; CLK ;
; N/A ; None ; 10.600 ns ; smdisplay:inst2|74175:inst7|16 ; OE ; CLK ;
; N/A ; None ; 10.400 ns ; smdisplay:inst2|74175:inst7|16 ; OD ; CLK ;
; N/A ; None ; 10.300 ns ; smdisplay:inst2|74175:inst7|15 ; OD ; CLK ;
; N/A ; None ; 10.100 ns ; smdisplay:inst2|74175:inst7|16 ; OA ; CLK ;
; N/A ; None ; 9.600 ns ; smdisplay:inst2|74175:inst|14 ; OA ; CLK ;
; N/A ; None ; 9.300 ns ; smdisplay:inst2|74175:inst|16 ; OA ; CLK ;
+-------+--------------+------------+--------------------------------+----+------------+
+-----------------------------------------------------------+
; tpd ;
+-------+-------------------+-----------------+------+------+
; Slack ; Required P2P Time ; Actual P2P Time ; From ; To ;
+-------+-------------------+-----------------+------+------+
; N/A ; None ; 12.300 ns ; CLK ; OG ;
; N/A ; None ; 12.100 ns ; CLK ; OB ;
; N/A ; None ; 10.800 ns ; CLK ; OF ;
; N/A ; None ; 10.700 ns ; CLK ; OE ;
; N/A ; None ; 10.000 ns ; CLK ; OA ;
; N/A ; None ; 9.700 ns ; CLK ; OD ;
; N/A ; None ; 8.000 ns ; CLK ; OC ;
; N/A ; None ; 8.000 ns ; CLK ; sel0 ;
+-------+-------------------+-----------------+------+------+
+--------------------------------------------------------------------------------------------+
; th ;
+---------------+-------------+-----------+------+--------------------------------+----------+
; Minimum Slack ; Required th ; Actual th ; From ; To ; To Clock ;
+---------------+-------------+-----------+------+--------------------------------+----------+
; N/A ; None ; -1.700 ns ; b[3] ; smdisplay:inst2|74175:inst7|15 ; CLK ;
; N/A ; None ; -1.700 ns ; b[3] ; smdisplay:inst2|74175:inst7|16 ; CLK ;
; N/A ; None ; -1.800 ns ; b[1] ; smdisplay:inst2|74175:inst7|16 ; CLK ;
; N/A ; None ; -1.800 ns ; a[3] ; smdisplay:inst2|74175:inst7|15 ; CLK ;
; N/A ; None ; -1.800 ns ; a[3] ; smdisplay:inst2|74175:inst7|16 ; CLK ;
; N/A ; None ; -1.800 ns ; a[2] ; smdisplay:inst2|74175:inst7|15 ; CLK ;
; N/A ; None ; -1.800 ns ; a[2] ; smdisplay:inst2|74175:inst7|16 ; CLK ;
; N/A ; None ; -1.900 ns ; a[1] ; smdisplay:inst2|74175:inst7|16 ; CLK ;
; N/A ; None ; -1.900 ns ; b[3] ; smdisplay:inst2|74175:inst|15 ; CLK ;
; N/A ; None ; -1.900 ns ; b[3] ; smdisplay:inst2|74175:inst|13 ; CLK ;
; N/A ; None ; -1.900 ns ; a[3] ; smdisplay:inst2|74175:inst|15 ; CLK ;
; N/A ; None ; -1.900 ns ; a[3] ; smdisplay:inst2|74175:inst|13 ; CLK ;
; N/A ; None ; -2.000 ns ; a[2] ; smdisplay:inst2|74175:inst|15 ; CLK ;
; N/A ; None ; -2.000 ns ; a[2] ; smdisplay:inst2|74175:inst|13 ; CLK ;
; N/A ; None ; -2.100 ns ; b[1] ; smdisplay:inst2|74175:inst|15 ; CLK ;
; N/A ; None ; -2.100 ns ; b[1] ; smdisplay:inst2|74175:inst|13 ; CLK ;
; N/A ; None ; -2.100 ns ; b[1] ; smdisplay:inst2|74175:inst7|15 ; CLK ;
; N/A ; None ; -2.100 ns ; a[1] ; smdisplay:inst2|74175:inst|15 ; CLK ;
; N/A ; None ; -2.100 ns ; a[1] ; smdisplay:inst2|74175:inst|13 ; CLK ;
; N/A ; None ; -2.100 ns ; a[1] ; smdisplay:inst2|74175:inst7|15 ; CLK ;
; N/A ; None ; -2.100 ns ; a[2] ; smdisplay:inst2|74175:inst|14 ; CLK ;
; N/A ; None ; -2.400 ns ; b[1] ; smdisplay:inst2|74175:inst|14 ; CLK ;
; N/A ; None ; -2.400 ns ; a[1] ; smdisplay:inst2|74175:inst|14 ; CLK ;
; N/A ; None ; -3.200 ns ; b[3] ; smdisplay:inst2|74175:inst|14 ; CLK ;
; N/A ; None ; -3.300 ns ; a[3] ; smdisplay:inst2|74175:inst|14 ; CLK ;
; N/A ; None ; -3.900 ns ; a[2] ; smdisplay:inst2|74175:inst|16 ; CLK ;
; N/A ; None ; -4.200 ns ; b[1] ; smdisplay:inst2|74175:inst|16 ; CLK ;
; N/A ; None ; -4.200 ns ; a[1] ; smdisplay:inst2|74175:inst|16 ; CLK ;
; N/A ; None ; -4.200 ns ; b[3] ; smdisplay:inst2|74175:inst|16 ; CLK ;
; N/A ; None ; -4.200 ns ; a[3] ; smdisplay:inst2|74175:inst|16 ; CLK ;
; N/A ; None ; -5.200 ns ; b[0] ; smdisplay:inst2|74175:inst|15 ; CLK ;
; N/A ; None ; -5.200 ns ; b[0] ; smdisplay:inst2|74175:inst|13 ; CLK ;
; N/A ; None ; -5.200 ns ; b[0] ; smdisplay:inst2|74175:inst7|15 ; CLK ;
; N/A ; None ; -5.200 ns ; b[0] ; smdisplay:inst2|74175:inst7|16 ; CLK ;
; N/A ; None ; -5.500 ns ; b[0] ; smdisplay:inst2|74175:inst|14 ; CLK ;
; N/A ; None ; -5.700 ns ; b[2] ; smdisplay:inst2|74175:inst7|15 ; CLK ;
; N/A ; None ; -5.700 ns ; b[2] ; smdisplay:inst2|74175:inst7|16 ; CLK ;
; N/A ; None ; -6.000 ns ; b[2] ; smdisplay:inst2|74175:inst|15 ; CLK ;
; N/A ; None ; -6.000 ns ; b[2] ; smdisplay:inst2|74175:inst|14 ; CLK ;
; N/A ; None ; -6.000 ns ; b[2] ; smdisplay:inst2|74175:inst|13 ; CLK ;
; N/A ; None ; -6.200 ns ; a[0] ; smdisplay:inst2|74175:inst|15 ; CLK ;
; N/A ; None ; -6.200 ns ; a[0] ; smdisplay:inst2|74175:inst|13 ; CLK ;
; N/A ; None ; -6.200 ns ; a[0] ; smdisplay:inst2|74175:inst7|15 ; CLK ;
; N/A ; None ; -6.200 ns ; a[0] ; smdisplay:inst2|74175:inst7|16 ; CLK ;
; N/A ; None ; -6.500 ns ; a[0] ; smdisplay:inst2|74175:inst|14 ; CLK ;
; N/A ; None ; -7.000 ns ; b[0] ; smdisplay:inst2|74175:inst|16 ; CLK ;
; N/A ; None ; -7.800 ns ; b[2] ; smdisplay:inst2|74175:inst|16 ; CLK ;
; N/A ; None ; -7.900 ns ; a[0] ; smdisplay:inst2|74175:inst|16 ; CLK ;
+---------------+-------------+-----------+------+--------------------------------+----------+
+--------------------------+
; Timing Analyzer Messages ;
+--------------------------+
Info: *******************************************************************
Info: Running Quartus II Timing Analyzer
Info: Version 6.0 Build 178 04/27/2006 SJ Full Version
Info: Processing started: Thu Mar 22 13:51:21 2007
Info: Command: quartus_tan --read_settings_files=off --write_settings_files=off full_multi -c full_multi
Info: Started post-fitting delay annotation
Info: Delay annotation completed successfully
Warning: Found pins functioning as undefined clocks and/or memory enables
Info: Assuming node "CLK" is an undefined clock
Info: No valid register-to-register data paths exist for clock "CLK"
Info: tsu for register "smdisplay:inst2|74175:inst|16" (data pin = "a[0]", clock pin = "CLK") is 13.900 ns
Info: + Longest pin to register delay is 15.100 ns
Info: 1: + IC(0.000 ns) + CELL(3.500 ns) = 3.500 ns; Loc. = PIN_36; Fanout = 2; PIN Node = 'a[0]'
Info: 2: + IC(2.200 ns) + CELL(0.500 ns) = 6.200 ns; Loc. = LC4_E8; Fanout = 2; COMB Node = 'mutli:inst|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[0]'
Info: 3: + IC(0.000 ns) + CELL(0.100 ns) = 6.300 ns; Loc. = LC5_E8; Fanout = 2; COMB Node = 'mutli:inst|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[1]'
Info: 4: + IC(0.000 ns) + CELL(0.100 ns) = 6.400 ns; Loc. = LC6_E8; Fanout = 2; COMB Node = 'mutli:inst|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cout[2]'
Info: 5: + IC(0.000 ns) + CELL(1.000 ns) = 7.400 ns; Loc. = LC7_E8; Fanout = 10; COMB Node = 'mutli:inst|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cs_buffer[3]'
Info: 6: + IC(1.300 ns) + CELL(1.100 ns) = 9.800 ns; Loc. = LC1_E16; Fanout = 3; COMB Node = '74185:sys_74185|25~4'
Info: 7: + IC(1.000 ns) + CELL(0.800 ns) = 11.600 ns; Loc. = LC1_E14; Fanout = 1; COMB Node = '74185:sys_74185|41~305'
Info: 8: + IC(0.000 ns) + CELL(0.800 ns) = 12.400 ns; Loc. = LC2_E14; Fanout = 1; COMB Node = '74185:sys_74185|41~307'
Info: 9: + IC(0.000 ns) + CELL(1.200 ns) = 13.600 ns; Loc. = LC3_E14; Fanout = 1; COMB Node = '74185:sys_74185|41~298'
Info: 10: + IC(1.000 ns) + CELL(0.500 ns) = 15.100 ns; Loc. = LC1_E8; Fanout = 8; REG Node = 'smdisplay:inst2|74175:inst|16'
Info: Total cell delay = 9.600 ns ( 63.58 % )
Info: Total interconnect delay = 5.500 ns ( 36.42 % )
Info: + Micro setup delay of destination is 0.600 ns
Info: - Shortest clock path from clock "CLK" to destination register is 1.800 ns
Info: 1: + IC(0.000 ns) + CELL(1.500 ns) = 1.500 ns; Loc. = PIN_79; Fanout = 19; CLK Node = 'CLK'
Info: 2: + IC(0.300 ns) + CELL(0.000 ns) = 1.800 ns; Loc. = LC1_E8; Fanout = 8; REG Node = 'smdisplay:inst2|74175:inst|16'
Info: Total cell delay = 1.500 ns ( 83.33 % )
Info: Total interconnect delay = 0.300 ns ( 16.67 % )
Info: tco from clock "CLK" to destination pin "OB" through register "smdisplay:inst2|74175:inst|16" is 14.200 ns
Info: + Longest clock path from clock "CLK" to source register is 1.800 ns
Info: 1: + IC(0.000 ns) + CELL(1.500 ns) = 1.500 ns; Loc. = PIN_79; Fanout = 19; CLK Node = 'CLK'
Info: 2: + IC(0.300 ns) + CELL(0.000 ns) = 1.800 ns; Loc. = LC1_E8; Fanout = 8; REG Node = 'smdisplay:inst2|74175:inst|16'
Info: Total cell delay = 1.500 ns ( 83.33 % )
Info: Total interconnect delay = 0.300 ns ( 16.67 % )
Info: + Micro clock to output delay of source is 0.400 ns
Info: + Longest register to pin delay is 12.000 ns
Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC1_E8; Fanout = 8; REG Node = 'smdisplay:inst2|74175:inst|16'
Info: 2: + IC(1.300 ns) + CELL(1.100 ns) = 2.400 ns; Loc. = LC2_E16; Fanout = 2; COMB Node = 'smdisplay:inst2|74151:inst24|f74151:sub|67~141'
Info: 3: + IC(1.100 ns) + CELL(0.800 ns) = 4.300 ns; Loc. = LC3_E6; Fanout = 1; COMB Node = 'smdisplay:inst2|74151:inst21|f74151:sub|67~115'
Info: 4: + IC(0.000 ns) + CELL(1.200 ns) = 5.500 ns; Loc. = LC4_E6; Fanout = 1; COMB Node = 'smdisplay:inst2|74151:inst21|f74151:sub|67~111'
Info: 5: + IC(1.900 ns) + CELL(4.600 ns) = 12.000 ns; Loc. = PIN_38; Fanout = 0; PIN Node = 'OB'
Info: Total cell delay = 7.700 ns ( 64.17 % )
Info: Total interconnect delay = 4.300 ns ( 35.83 % )
Info: Longest tpd from source pin "CLK" to destination pin "OG" is 12.300 ns
Info: 1: + IC(0.000 ns) + CELL(1.500 ns) = 1.500 ns; Loc. = PIN_79; Fanout = 19; CLK Node = 'CLK'
Info: 2: + IC(0.300 ns) + CELL(1.100 ns) = 2.900 ns; Loc. = LC7_E11; Fanout = 2; COMB Node = 'smdisplay:inst2|74151:inst26|f74151:sub|67~129'
Info: 3: + IC(1.200 ns) + CELL(1.200 ns) = 5.300 ns; Loc. = LC3_E16; Fanout = 1; COMB Node = 'smdisplay:inst2|74151:inst30|f74151:sub|67~144'
Info: 4: + IC(0.200 ns) + CELL(1.200 ns) = 6.700 ns; Loc. = LC8_E16; Fanout = 1; COMB Node = 'smdisplay:inst2|74151:inst30|f74151:sub|67~145'
Info: 5: + IC(1.000 ns) + CELL(4.600 ns) = 12.300 ns; Loc. = PIN_120; Fanout = 0; PIN Node = 'OG'
Info: Total cell delay = 9.600 ns ( 78.05 % )
Info: Total interconnect delay = 2.700 ns ( 21.95 % )
Info: th for register "smdisplay:inst2|74175:inst7|15" (data pin = "b[3]", clock pin = "CLK") is -1.700 ns
Info: + Longest clock path from clock "CLK" to destination register is 1.800 ns
Info: 1: + IC(0.000 ns) + CELL(1.500 ns) = 1.500 ns; Loc. = PIN_79; Fanout = 19; CLK Node = 'CLK'
Info: 2: + IC(0.300 ns) + CELL(0.000 ns) = 1.800 ns; Loc. = LC2_E9; Fanout = 4; REG Node = 'smdisplay:inst2|74175:inst7|15'
Info: Total cell delay = 1.500 ns ( 83.33 % )
Info: Total interconnect delay = 0.300 ns ( 16.67 % )
Info: + Micro hold delay of destination is 1.000 ns
Info: - Shortest pin to register delay is 4.500 ns
Info: 1: + IC(0.000 ns) + CELL(1.500 ns) = 1.500 ns; Loc. = PIN_182; Fanout = 2; PIN Node = 'b[3]'
Info: 2: + IC(0.200 ns) + CELL(1.100 ns) = 2.800 ns; Loc. = LC7_E8; Fanout = 10; COMB Node = 'mutli:inst|lpm_add_sub:Add0|addcore:adder|a_csnbuffer:result_node|cs_buffer[3]'
Info: 3: + IC(1.000 ns) + CELL(0.700 ns) = 4.500 ns; Loc. = LC2_E9; Fanout = 4; REG Node = 'smdisplay:inst2|74175:inst7|15'
Info: Total cell delay = 3.300 ns ( 73.33 % )
Info: Total interconnect delay = 1.200 ns ( 26.67 % )
Info: Quartus II Timing Analyzer was successful. 0 errors, 1 warning
Info: Processing ended: Thu Mar 22 13:51:22 2007
Info: Elapsed time: 00:00:02
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -