📄 display1.rpt
字号:
r = Fitter-inserted logic cell
p = Packed register
Device-Specific Information: d:\edaplay\digital\test4\display1\display1.rpt
display1
** FASTTRACK INTERCONNECT UTILIZATION **
Row FastTrack Interconnect:
Global Left Half- Right Half-
FastTrack FastTrack FastTrack
Row Interconnect Interconnect Interconnect Input Pins Output Pins Bidir Pins
A: 2/ 96( 2%) 6/ 48( 12%) 0/ 48( 0%) 1/16( 6%) 4/16( 25%) 0/16( 0%)
B: 1/ 96( 1%) 6/ 48( 12%) 0/ 48( 0%) 0/16( 0%) 5/16( 31%) 0/16( 0%)
C: 0/ 96( 0%) 0/ 48( 0%) 0/ 48( 0%) 0/16( 0%) 0/16( 0%) 0/16( 0%)
Column FastTrack Interconnect:
FastTrack
Column Interconnect Input Pins Output Pins Bidir Pins
01: 3/24( 12%) 0/4( 0%) 2/4( 50%) 0/4( 0%)
02: 1/24( 4%) 0/4( 0%) 1/4( 25%) 0/4( 0%)
03: 2/24( 8%) 0/4( 0%) 2/4( 50%) 0/4( 0%)
04: 1/24( 4%) 0/4( 0%) 1/4( 25%) 0/4( 0%)
05: 1/24( 4%) 0/4( 0%) 1/4( 25%) 0/4( 0%)
06: 1/24( 4%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
07: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
08: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
09: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
10: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
11: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
12: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
13: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
14: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
15: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
16: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
17: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
18: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
19: 1/24( 4%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
20: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
21: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
22: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
23: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
24: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
EA: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
Device-Specific Information: d:\edaplay\digital\test4\display1\display1.rpt
display1
** CLOCK SIGNALS **
Type Fan-out Name
INPUT 4 CLK
DFF 3 :91
DFF 3 :90
DFF 3 :84
DFF 3 :83
DFF 3 :82
DFF 3 :38
DFF 3 :36
DFF 3 :34
DFF 3 :4
DFF 3 :3
DFF 3 :1
DFF 3 :92
Device-Specific Information: d:\edaplay\digital\test4\display1\display1.rpt
display1
** CLEAR SIGNALS **
Type Fan-out Name
INPUT 16 RESET
Device-Specific Information: d:\edaplay\digital\test4\display1\display1.rpt
display1
** EQUATIONS **
CLK : INPUT;
RESET : INPUT;
-- Node name is 'D0'
-- Equation name is 'D0', type is output
D0 = _LC4_A6;
-- Node name is 'D1'
-- Equation name is 'D1', type is output
D1 = _LC4_B3;
-- Node name is 'D2'
-- Equation name is 'D2', type is output
D2 = _LC1_B3;
-- Node name is 'D3'
-- Equation name is 'D3', type is output
D3 = _LC4_A4;
-- Node name is 'D4'
-- Equation name is 'D4', type is output
D4 = _LC6_B1;
-- Node name is 'D5'
-- Equation name is 'D5', type is output
D5 = _LC2_A1;
-- Node name is 'D6'
-- Equation name is 'D6', type is output
D6 = _LC1_A1;
-- Node name is 'D7'
-- Equation name is 'D7', type is output
D7 = _LC1_A4;
-- Node name is 'D8'
-- Equation name is 'D8', type is output
D8 = _LC3_B1;
-- Node name is 'D9'
-- Equation name is 'D9', type is output
D9 = _LC5_A11;
-- Node name is 'D10'
-- Equation name is 'D10', type is output
D10 = _LC7_A11;
-- Node name is 'D11'
-- Equation name is 'D11', type is output
D11 = _LC1_A6;
-- Node name is 'D12'
-- Equation name is 'D12', type is output
D12 = _LC2_B1;
-- Node name is 'D13'
-- Equation name is 'D13', type is output
D13 = _LC4_B1;
-- Node name is 'D14'
-- Equation name is 'D14', type is output
D14 = _LC6_B6;
-- Node name is 'D15'
-- Equation name is 'D15', type is output
D15 = _LC8_B6;
-- Node name is ':1'
-- Equation name is '_LC4_A6', type is buried
_LC4_A6 = DFFE(!_LC4_A6, GLOBAL( CLK), RESET, VCC, VCC);
-- Node name is ':3'
-- Equation name is '_LC4_B3', type is buried
_LC4_B3 = DFFE(!_LC4_B3, !_LC4_A6, RESET, VCC, VCC);
-- Node name is ':4'
-- Equation name is '_LC1_B3', type is buried
_LC1_B3 = DFFE(!_LC1_B3, !_LC4_B3, RESET, VCC, VCC);
-- Node name is ':5'
-- Equation name is '_LC4_A4', type is buried
_LC4_A4 = DFFE(!_LC4_A4, !_LC1_B3, RESET, VCC, VCC);
-- Node name is ':34'
-- Equation name is '_LC6_B1', type is buried
_LC6_B1 = DFFE(!_LC6_B1, GLOBAL( CLK), RESET, VCC, VCC);
-- Node name is ':36'
-- Equation name is '_LC2_A1', type is buried
_LC2_A1 = DFFE(!_LC2_A1, !_LC6_B1, RESET, VCC, VCC);
-- Node name is ':38'
-- Equation name is '_LC1_A1', type is buried
_LC1_A1 = DFFE(!_LC1_A1, !_LC2_A1, RESET, VCC, VCC);
-- Node name is ':40'
-- Equation name is '_LC1_A4', type is buried
_LC1_A4 = DFFE(!_LC1_A4, !_LC1_A1, RESET, VCC, VCC);
-- Node name is ':82'
-- Equation name is '_LC3_B1', type is buried
_LC3_B1 = DFFE(!_LC3_B1, GLOBAL( CLK), RESET, VCC, VCC);
-- Node name is ':83'
-- Equation name is '_LC5_A11', type is buried
_LC5_A11 = DFFE(!_LC5_A11, !_LC3_B1, RESET, VCC, VCC);
-- Node name is ':84'
-- Equation name is '_LC7_A11', type is buried
_LC7_A11 = DFFE(!_LC7_A11, !_LC5_A11, RESET, VCC, VCC);
-- Node name is ':85'
-- Equation name is '_LC1_A6', type is buried
_LC1_A6 = DFFE(!_LC1_A6, !_LC7_A11, RESET, VCC, VCC);
-- Node name is ':90'
-- Equation name is '_LC2_B1', type is buried
_LC2_B1 = DFFE(!_LC2_B1, GLOBAL( CLK), RESET, VCC, VCC);
-- Node name is ':91'
-- Equation name is '_LC4_B1', type is buried
_LC4_B1 = DFFE(!_LC4_B1, !_LC2_B1, RESET, VCC, VCC);
-- Node name is ':92'
-- Equation name is '_LC6_B6', type is buried
_LC6_B6 = DFFE(!_LC6_B6, !_LC4_B1, RESET, VCC, VCC);
-- Node name is ':93'
-- Equation name is '_LC8_B6', type is buried
_LC8_B6 = DFFE(!_LC8_B6, !_LC6_B6, RESET, VCC, VCC);
Project Information d:\edaplay\digital\test4\display1\display1.rpt
** COMPILATION SETTINGS & TIMES **
Processing Menu Commands
------------------------
Design Doctor = off
Logic Synthesis:
Synthesis Type Used = Multi-Level
Default Synthesis Style = NORMAL
Logic option settings in 'NORMAL' style for 'FLEX10K' family
CARRY_CHAIN = ignore
CARRY_CHAIN_LENGTH = 32
CASCADE_CHAIN = ignore
CASCADE_CHAIN_LENGTH = 2
DECOMPOSE_GATES = on
DUPLICATE_LOGIC_EXTRACTION = on
MINIMIZATION = full
MULTI_LEVEL_FACTORING = on
NOT_GATE_PUSH_BACK = on
REDUCE_LOGIC = on
REFACTORIZATION = on
REGISTER_OPTIMIZATION = on
RESYNTHESIZE_NETWORK = on
SLOW_SLEW_RATE = off
SUBFACTOR_EXTRACTION = on
IGNORE_SOFT_BUFFERS = on
USE_LPM_FOR_AHDL_OPERATORS = off
Other logic synthesis settings:
Automatic Global Clock = on
Automatic Global Clear = on
Automatic Global Preset = on
Automatic Global Output Enable = on
Automatic Fast I/O = off
Automatic Register Packing = off
Automatic Open-Drain Pins = on
Automatic Implement in EAB = off
Optimize = 5
Default Timing Specifications: None
Cut All Bidir Feedback Timing Paths = on
Cut All Clear & Preset Timing Paths = on
Ignore Timing Assignments = off
Functional SNF Extractor = off
Linked SNF Extractor = off
Timing SNF Extractor = on
Optimize Timing SNF = off
Generate AHDL TDO File = off
Fitter Settings = NORMAL
Use Quartus Fitter = on
Smart Recompile = off
Total Recompile = off
Interfaces Menu Commands
------------------------
EDIF Netlist Writer = off
Verilog Netlist Writer = off
VHDL Netlist Writer = off
Compilation Times
-----------------
Compiler Netlist Extractor 00:00:00
Database Builder 00:00:00
Logic Synthesizer 00:00:00
Partitioner 00:00:00
Fitter 00:00:01
Timing SNF Extractor 00:00:00
Assembler 00:00:01
-------------------------- --------
Total Time 00:00:02
Memory Allocated
-----------------
Peak memory allocated during compilation = 12,869K
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -