⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 t5_4.rpt

📁 几个VHDL实现的源程序及其代码
💻 RPT
📖 第 1 页 / 共 2 页
字号:
                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      1     -    A    03       DFFE                1    3    1    2  |74390:20|1QD (|74390:20|:3)
   -      2     -    A    04       DFFE                1    1    1    1  |74390:20|1QC (|74390:20|:5)
   -      2     -    A    03       DFFE                1    1    1    2  |74390:20|1QB (|74390:20|:6)
   -      1     -    A    05       DFFE   +            1    0    1    2  |74390:20|1QA (|74390:20|:7)
   -      3     -    A    03        OR2                0    2    0    1  |74390:20|:20
   -      8     -    A    02        OR2                0    2    0    1  |74390:20|:29
   -      1     -    A    02       DFFE                1    3    1    1  |74390:20|2QD (|74390:20|:31)
   -      2     -    A    01       DFFE                1    1    1    1  |74390:20|2QC (|74390:20|:32)
   -      5     -    A    01       DFFE                1    1    1    2  |74390:20|2QB (|74390:20|:33)
   -      2     -    A    02       DFFE                1    1    1    2  |74390:20|2QA (|74390:20|:34)


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register


Device-Specific Information: c:\windows\desktop\edaplay\test5\test5_4\t5_4.rpt
t5_4

** FASTTRACK INTERCONNECT UTILIZATION **

Row FastTrack Interconnect:

          Global         Left Half-      Right Half-
         FastTrack       FastTrack       FastTrack 
Row     Interconnect    Interconnect    Interconnect    Input Pins     Output Pins     Bidir Pins
A:       1/ 96(  1%)     8/ 48( 16%)     0/ 48(  0%)    1/16(  6%)      1/16(  6%)     0/16(  0%)
B:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)
C:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)


Column FastTrack Interconnect:

         FastTrack                                 
Column  Interconnect    Input Pins     Output Pins     Bidir Pins
01:      2/24(  8%)     0/4(  0%)      2/4( 50%)       0/4(  0%)
02:      1/24(  4%)     0/4(  0%)      1/4( 25%)       0/4(  0%)
03:      2/24(  8%)     0/4(  0%)      2/4( 50%)       0/4(  0%)
04:      1/24(  4%)     0/4(  0%)      1/4( 25%)       0/4(  0%)
05:      1/24(  4%)     0/4(  0%)      1/4( 25%)       0/4(  0%)
06:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
07:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
08:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
09:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
10:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
11:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
12:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
13:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
14:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
15:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
16:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
17:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
18:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
19:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
20:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
21:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
22:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
23:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
24:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
EA:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)


Device-Specific Information: c:\windows\desktop\edaplay\test5\test5_4\t5_4.rpt
t5_4

** CLOCK SIGNALS **

Type     Fan-out       Name
DFF          4         |74390:20|1QD
DFF          4         |74390:20|1QB
DFF          4         |74390:20|1QA
DFF          4         |74390:20|2QB
DFF          4         |74390:20|2QA
INPUT        1         CLK
LCELL        1         |74390:20|:20
LCELL        1         |74390:20|:29


Device-Specific Information: c:\windows\desktop\edaplay\test5\test5_4\t5_4.rpt
t5_4

** CLEAR SIGNALS **

Type     Fan-out       Name
INPUT        8         RESET


Device-Specific Information: c:\windows\desktop\edaplay\test5\test5_4\t5_4.rpt
t5_4

** EQUATIONS **

CLK      : INPUT;
RESET    : INPUT;

-- Node name is 'D0' 
-- Equation name is 'D0', type is output 
D0       =  _LC1_A5;

-- Node name is 'D1' 
-- Equation name is 'D1', type is output 
D1       =  _LC2_A3;

-- Node name is 'D2' 
-- Equation name is 'D2', type is output 
D2       =  _LC2_A4;

-- Node name is 'D3' 
-- Equation name is 'D3', type is output 
D3       =  _LC1_A3;

-- Node name is 'D4' 
-- Equation name is 'D4', type is output 
D4       =  _LC2_A2;

-- Node name is 'D5' 
-- Equation name is 'D5', type is output 
D5       =  _LC5_A1;

-- Node name is 'D6' 
-- Equation name is 'D6', type is output 
D6       =  _LC2_A1;

-- Node name is 'D7' 
-- Equation name is 'D7', type is output 
D7       =  _LC1_A2;

-- Node name is '|74390:20|:7' = '|74390:20|1QA' 
-- Equation name is '_LC1_A5', type is buried 
_LC1_A5  = DFFE(!_LC1_A5, GLOBAL(!CLK),  RESET,  VCC,  VCC);

-- Node name is '|74390:20|:6' = '|74390:20|1QB' 
-- Equation name is '_LC2_A3', type is buried 
_LC2_A3  = DFFE(!_LC2_A3,  _LC3_A3,  RESET,  VCC,  VCC);

-- Node name is '|74390:20|:5' = '|74390:20|1QC' 
-- Equation name is '_LC2_A4', type is buried 
_LC2_A4  = DFFE(!_LC2_A4, !_LC2_A3,  RESET,  VCC,  VCC);

-- Node name is '|74390:20|:3' = '|74390:20|1QD' 
-- Equation name is '_LC1_A3', type is buried 
_LC1_A3  = DFFE( _EQ001, !_LC1_A5,  RESET,  VCC,  VCC);
  _EQ001 = !_LC1_A3 &  _LC2_A3 &  _LC2_A4;

-- Node name is '|74390:20|:34' = '|74390:20|2QA' 
-- Equation name is '_LC2_A2', type is buried 
_LC2_A2  = DFFE(!_LC2_A2, !_LC1_A3,  RESET,  VCC,  VCC);

-- Node name is '|74390:20|:33' = '|74390:20|2QB' 
-- Equation name is '_LC5_A1', type is buried 
_LC5_A1  = DFFE(!_LC5_A1,  _LC8_A2,  RESET,  VCC,  VCC);

-- Node name is '|74390:20|:32' = '|74390:20|2QC' 
-- Equation name is '_LC2_A1', type is buried 
_LC2_A1  = DFFE(!_LC2_A1, !_LC5_A1,  RESET,  VCC,  VCC);

-- Node name is '|74390:20|:31' = '|74390:20|2QD' 
-- Equation name is '_LC1_A2', type is buried 
_LC1_A2  = DFFE( _EQ002, !_LC2_A2,  RESET,  VCC,  VCC);
  _EQ002 = !_LC1_A2 &  _LC2_A1 &  _LC5_A1;

-- Node name is '|74390:20|:20' 
-- Equation name is '_LC3_A3', type is buried 
_LC3_A3  = LCELL( _EQ003);
  _EQ003 = !_LC1_A5
         #  _LC1_A3;

-- Node name is '|74390:20|:29' 
-- Equation name is '_LC8_A2', type is buried 
_LC8_A2  = LCELL( _EQ004);
  _EQ004 =  _LC1_A2
         # !_LC2_A2;



Project Information          c:\windows\desktop\edaplay\test5\test5_4\t5_4.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Multi-Level

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'FLEX10K' family

      CARRY_CHAIN                         = ignore
      CARRY_CHAIN_LENGTH                  = 32
      CASCADE_CHAIN                       = ignore
      CASCADE_CHAIN_LENGTH                = 2
      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SUBFACTOR_EXTRACTION                = on
      IGNORE_SOFT_BUFFERS                 = on
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Use Quartus Fitter                        = on
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:01
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:01
   --------------------------             --------
   Total Time                             00:00:02


Memory Allocated
-----------------

Peak memory allocated during compilation  = 10,288K

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -