📄 regkeys
字号:
NUM_PROPERTIES333sprop_100_namePROP_hprep6_otherCmdLineOptionssprop_100_val""sprop_101_namePROP_xcpldFittimRptOptionsprop_101_val"Summary"sprop_102_namePROP_taengine_otherCmdLineOptionssprop_102_val""sprop_103_namePROP_xilxSynthMacroPreservesprop_103_val"true"sprop_104_namePROP_xilxSynthXORPreservesprop_104_val"true"sprop_105_namePROP_xilxSynthKeepHierarchy_CPLDsprop_105_val"Yes"sprop_106_namePROP_PlsClockEnablesprop_106_val"true"sprop_107_namePROP_CompxlibAbelLibsprop_107_val"true"sprop_108_namePROP_CompxlibCPLDDetLibsprop_108_val"true"sprop_109_namePROP_xcpldFitDesUnusedsprop_109_val"Keeper"sprop_10_namePROP_PostSynthSimTopsprop_10_val"Architecture|i2c_unit_control_tb|behavior"sprop_110_namePROP_xcpldFitTemplate_xpla3sprop_110_val"Optimize Density"sprop_111_namePROP_FunctionBlockInputLimitsprop_111_val"38"sprop_112_namePROP_xcpldFitDesInputLmt_xbrsprop_112_val"32"sprop_113_namePROP_xcpldFitDesTriModesprop_113_val"Keeper"sprop_114_namePROP_xcpldFitDesVoltsprop_114_val"LVCMOS18"sprop_115_namePROP_UseDataGatesprop_115_val"true"sprop_116_namePROP_xilxBitgCfg_GenOpt_IEEE1532File_xbrsprop_116_val"false"sprop_117_namePROP_mapIgnoreTimingConstraintssprop_117_val"false"sprop_118_namePROP_ngdbuildUseLOCConstraintssprop_118_val"true"sprop_119_namePROP_xilxNgdbldNTTypesprop_119_val"Timestamp"sprop_11_namePROP_UseSmartGuidesprop_11_val"false"sprop_120_namePROP_xilxNgdbldIOPadssprop_120_val"false"sprop_121_namePROP_xilxNgdbldUnexpBlkssprop_121_val"false"sprop_122_namePROP_xilxNgdbldURsprop_122_val""sprop_123_namePROP_xilxMapTrimUnconnSigsprop_123_val"true"sprop_124_namePROP_xilxMapReplicateLogicsprop_124_val"true"sprop_125_namePROP_xilxMapAllowLogicOptsprop_125_val"false"sprop_126_namePROP_xilxMapCoverModesprop_126_val"Area"sprop_127_namePROP_xilxMapReportDetailsprop_127_val"false"sprop_128_namePROP_mapUseRLOCConstraintssprop_128_val"true"sprop_129_namePROP_xilxMapPackRegIntosprop_129_val"Off"sprop_12_namePROP_PartitionCreateDeletesprop_12_val""sprop_130_namePROP_xilxMapDisableRegOrderingsprop_130_val"false"sprop_131_namePROP_xilxMapSliceLogicInUnusedBRAMssprop_131_val"false"sprop_132_namePROP_map_otherCmdLineOptionssprop_132_val""sprop_133_namePROP_xilxPARplacerEffortLevelsprop_133_val"None"sprop_134_namePROP_xilxPARrouterEffortLevelsprop_134_val"None"sprop_135_namePROP_xilxPARplacerCostTablesprop_135_val"1"sprop_136_namePROP_xilxPARstratsprop_136_val"Normal Place and Route"sprop_137_namePROP_parIgnoreTimingConstraintssprop_137_val"false"sprop_138_namePROP_xilxPARuseBondedIOsprop_138_val"false"sprop_139_namePROP_par_otherCmdLineOptionssprop_139_val""sprop_13_namePROP_PartitionForceSynthsprop_13_val""sprop_140_namePROP_mpprViewParRptsForAllRsltsprop_140_val"true"sprop_141_namePROP_mpprViewPadRptsForAllRsltsprop_141_val"true"sprop_142_namePROP_mpprRsltToCopysprop_142_val""sprop_143_namePROP_xilxBitgCfg_GenOpt_DRCsprop_143_val"true"sprop_144_namePROP_xilxBitgCfg_GenOpt_BitFilesprop_144_val"true"sprop_145_namePROP_xilxBitgCfg_GenOpt_BinaryFilesprop_145_val"false"sprop_146_namePROP_xilxBitgCfg_GenOpt_ASCIIFilesprop_146_val"false"sprop_147_namePROP_xilxBitgCfg_GenOpt_Compresssprop_147_val"false"sprop_148_namePROP_bitgen_otherCmdLineOptionssprop_148_val""sprop_149_namePROP_xilxBitgCfg_Pgmsprop_149_val"Pull Up"sprop_14_namePROP_PartitionForceTranslatesprop_14_val""sprop_150_namePROP_xilxBitgCfg_Donesprop_150_val"Pull Up"sprop_151_namePROP_xilxBitgCfg_TCKsprop_151_val"Pull Up"sprop_152_namePROP_xilxBitgCfg_TDIsprop_152_val"Pull Up"sprop_153_namePROP_xilxBitgCfg_TDOsprop_153_val"Pull Up"sprop_154_namePROP_xilxBitgCfg_TMSsprop_154_val"Pull Up"sprop_155_namePROP_xilxBitgCfg_Unusedsprop_155_val"Pull Down"sprop_156_namePROP_xilxBitgCfg_Codesprop_156_val"0xFFFFFFFF"sprop_157_namePROP_xilxBitgStart_Clksprop_157_val"CCLK"sprop_158_namePROP_xilxBitgStart_IntDonesprop_158_val"false"sprop_159_namePROP_xilxBitgStart_Clk_Donesprop_159_val"Default (4)"sprop_15_namePROP_PartitionForcePlacementsprop_15_val""sprop_160_namePROP_xilxBitgStart_Clk_EnOutsprop_160_val"Default (5)"sprop_161_namePROP_xilxBitgStart_Clk_WrtEnsprop_161_val"Default (6)"sprop_162_namePROP_xilxBitgStart_Clk_RelDLLsprop_162_val"Default (NoWait)"sprop_163_namePROP_xilxBitgStart_Clk_DriveDonesprop_163_val"false"sprop_164_namePROP_xilxBitgReadBk_Secsprop_164_val"Enable Readback and Reconfiguration"sprop_165_namePROP_xilxBitgCfg_GenOpt_ReadBacksprop_165_val"false"sprop_166_namePROP_CurrentFloorplanFilesprop_166_val""sprop_167_namePROP_xilxPreTrceRptsprop_167_val"Verbose Report"sprop_168_namePROP_xilxPreTrceRptLimitsprop_168_val"3"sprop_169_namePROP_xilxPreTrceAdvAnasprop_169_val"false"sprop_16_namePROP_DesignNamesprop_16_val"I2C_Controller"sprop_170_namePROP_xilxPreTrceUncovPathsprop_170_val""sprop_171_namePROP_xilxPreTrceEndpointPathsprop_171_val""sprop_172_namePROP_PreTrceFastPathsprop_172_val"false"sprop_173_namePROP_xilxPostTrceRptsprop_173_val"Verbose Report"sprop_174_namePROP_xilxPostTrceRptLimitsprop_174_val"3"sprop_175_namePROP_xilxPostTrceAdvAnasprop_175_val"false"sprop_176_namePROP_xilxPostTrceUncovPathsprop_176_val""sprop_177_namePROP_xilxPostTrceEndpointPathsprop_177_val""sprop_178_namePROP_PostTrceFastPathsprop_178_val"false"sprop_179_namePROP_xilxPostTrceStampsprop_179_val""sprop_17_namePROP_Dummysprop_17_val"dum1"sprop_180_namePROP_PreTrceGenTimegroupssprop_180_val"false"sprop_181_namePROP_PreTrceGenDatasheetsprop_181_val"true"sprop_182_namePROP_PostTrceGenTimegroupssprop_182_val"false"sprop_183_namePROP_PostTrceGenDatasheetsprop_183_val"true"sprop_184_namePROP_xilxPostTrceTSIFilesprop_184_val""sprop_185_namePROP_PreTrceTSIFilesprop_185_val""sprop_186_namePROP_primetimeBlockRamDatasprop_186_val""sprop_187_namePROP_primeFlatternOutputNetlistsprop_187_val"false"sprop_188_namePROP_primeCorrelateOutputsprop_188_val"false"sprop_189_namePROP_primeTopLevelModulesprop_189_val""sprop_18_namePROP_LastAppliedGoalsprop_18_val"Balanced"sprop_190_namePROP_AutoGenFilesprop_190_val"false"sprop_191_namePROP_CompxlibXlnxCoreLibsprop_191_val"true"sprop_192_namePROP_xilxSynthGlobOptsprop_192_val"AllClockNets"sprop_193_namePROP_xstAutoBRAMPackingsprop_193_val"false"sprop_194_namePROP_xstBRAMUtilRatiosprop_194_val"100"sprop_195_namePROP_xstAsynToSyncsprop_195_val"false"sprop_196_namePROP_xstReadCoressprop_196_val"true"sprop_197_namePROP_xstCoresSearchDirsprop_197_val""sprop_198_namePROP_xstWriteTimingConstraintssprop_198_val"false"sprop_199_namePROP_xstSliceUtilRatiosprop_199_val"100"sprop_19_namePROP_LastAppliedStrategysprop_19_val"Xilinx Default (unlocked)"sprop_1_namePROP_SteCreatedBysprop_1_val""sprop_200_namePROP_xstCrossClockAnalysissprop_200_val"false"sprop_201_namePROP_xstFsmStylesprop_201_val"LUT"sprop_202_namePROP_SynthExtractRAMsprop_202_val"true"sprop_203_namePROP_SynthExtractROMsprop_203_val"true"sprop_204_namePROP_SynthDecoderExtractsprop_204_val"true"sprop_205_namePROP_SynthEncoderExtractsprop_205_val"Yes"sprop_206_namePROP_SynthShiftRegExtractsprop_206_val"true"sprop_207_namePROP_SynthLogicalShifterExtractsprop_207_val"true"sprop_208_namePROP_xilxSynthRegBalancingsprop_208_val"No"sprop_209_namePROP_xstPackIORegistersprop_209_val"Auto"sprop_20_namePROP_LastUnlockStatussprop_20_val"false"sprop_210_namePROP_xstSlicePackingsprop_210_val"true"sprop_211_namePROP_xstOptimizeInsPrimtivessprop_211_val"false"sprop_212_namePROP_xilxSynthRegDuplicationsprop_212_val"true"sprop_213_namePROP_xstUseClockEnablesprop_213_val"Yes"sprop_214_namePROP_xstUseSyncSetsprop_214_val"Yes"sprop_215_namePROP_xstUseSyncResetsprop_215_val"Yes"sprop_216_namePROP_xilxMapTimingDrivenPackingsprop_216_val"false"sprop_217_namePROP_xilxBitgCfg_GenOpt_IEEE1532Filesprop_217_val"false"sprop_218_namePROP_xilxBitgCfg_GenOpt_EnableCRCsprop_218_val"true"sprop_219_namePROP_xilxBitgCfg_DCMShutdownsprop_219_val"false"sprop_21_namePROP_UserBrowsedStrategyFilessprop_21_val""sprop_220_namePROPEXT_xilxMapGenInputK_virtex2sprop_220_val"4"sprop_221_namePROPEXT_SynthMultStyle_virtex2sprop_221_val"Auto"sprop_222_namePROPEXT_xilxSynthMaxFanout_virtex2sprop_222_val"500"sprop_223_namePROPEXT_xilxSynthAddBufg_spartan3esprop_223_val"24"sprop_224_namePROPEXT_xilxBitgCfg_Rate_spartan3esprop_224_val"Default (1)"sprop_225_namePROP_DevFamilysprop_225_val"Spartan3E"sprop_226_namePROP_Simulatorsprop_226_val"Modelsim-XE VHDL"sprop_227_namePROP_SmartGuideFileNamesprop_227_val"i2c_unit_control_guide.ncd"sprop_228_namePROP_vsim_otherCmdLineOptionssprop_228_val""sprop_229_namePROP_vlog_otherCmdLineOptionssprop_229_val""sprop_22_namePROP_SimUseCustom_behavsprop_22_val"true"sprop_230_namePROP_vcom_otherCmdLineOptionssprop_230_val""sprop_231_namePROP_ModelSimSignalWinsprop_231_val"true"sprop_232_namePROP_ModelSimWaveWinsprop_232_val"true"sprop_233_namePROP_ModelSimStructWinsprop_233_val"true"sprop_234_namePROP_ModelSimSourceWinsprop_234_val"false"sprop_235_namePROP_ModelSimListWinsprop_235_val"false"sprop_236_namePROP_ModelSimVarsWinsprop_236_val"false"sprop_237_namePROP_ModelSimProcWinsprop_237_val"false"sprop_238_namePROP_ModelSimDataWinsprop_238_val"false"sprop_239_namePROP_ModelSimSimRessprop_239_val"Default (1 ps)"sprop_23_namePROP_SimDosprop_23_val"false"sprop_240_namePROP_SimSyntaxsprop_240_val"93"sprop_241_namePROP_SimUseExpDeclOnlysprop_241_val"true"sprop_242_namePROP_ModelSimSimRunTime_tbsprop_242_val"1000ns"sprop_243_namePROP_ModelSimUutInstName_postMapsprop_243_val"UUT"sprop_244_namePROP_ModelSimUutInstName_postParsprop_244_val"UUT"sprop_245_namePROP_ModelSimUutInstName_postFitsprop_245_val"UUT"sprop_246_namePROP_SimGenVcdFilesprop_246_val"false"sprop_247_namePROP_SimCustom_behavsprop_247_val"E:/Projetos/I2C_Controller_WrRd/my_i2c_unit_control_tb.do"sprop_248_namePROP_SimUserCompileList_behavsprop_248_val""sprop_249_namePROP_SimCustom_postXlatesprop_249_val""sprop_24_namePROP_SimUseCustom_postXlatesprop_24_val"false"sprop_250_namePROP_SimCustom_postMap
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -