⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 ex3.syr

📁 VHDL Design of BCD to 7-segment decoder using PROM
💻 SYR
字号:
Release 6.2.03i - xst G.31aCopyright (c) 1995-2004 Xilinx, Inc.  All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 0.76 s | Elapsed : 0.00 / 0.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.76 s | Elapsed : 0.00 / 0.00 s --> Reading design: ex3.prjTABLE OF CONTENTS  1) Synthesis Options Summary  2) HDL Compilation  3) HDL Analysis  4) HDL Synthesis  5) Advanced HDL Synthesis     5.1) HDL Synthesis Report  6) Low Level Synthesis  7) Final Report     7.1) Device utilization summary     7.2) TIMING REPORT=========================================================================*                      Synthesis Options Summary                        *=========================================================================---- Source ParametersInput File Name                    : ex3.prjInput Format                       : mixedIgnore Synthesis Constraint File   : NOVerilog Include Directory          : ---- Target ParametersOutput File Name                   : ex3Output Format                      : NGCTarget Device                      : xc3s200-4-ft256---- Source OptionsTop Module Name                    : ex3Automatic FSM Extraction           : YESFSM Encoding Algorithm             : AutoFSM Style                          : lutRAM Extraction                     : YesRAM Style                          : AutoROM Extraction                     : YesROM Style                          : AutoMux Extraction                     : YESMux Style                          : AutoDecoder Extraction                 : YESPriority Encoder Extraction        : YESShift Register Extraction          : YESLogical Shifter Extraction         : YESXOR Collapsing                     : YESResource Sharing                   : YESMultiplier Style                   : autoAutomatic Register Balancing       : No---- Target OptionsAdd IO Buffers                     : YESGlobal Maximum Fanout              : 500Add Generic Clock Buffer(BUFG)     : 8Register Duplication               : YESEquivalent register Removal        : YESSlice Packing                      : YESPack IO Registers into IOBs        : auto---- General OptionsOptimization Goal                  : SpeedOptimization Effort                : 1Keep Hierarchy                     : NOGlobal Optimization                : AllClockNetsRTL Output                         : YesWrite Timing Constraints           : NOHierarchy Separator                : _Bus Delimiter                      : <>Case Specifier                     : maintainSlice Utilization Ratio            : 100Slice Utilization Ratio Delta      : 5---- Other Optionslso                                : ex3.lsoRead Cores                         : YEScross_clock_analysis               : NOverilog2001                        : YESOptimize Instantiated Primitives   : NO==================================================================================================================================================*                          HDL Compilation                              *=========================================================================WARNING:HDLParsers:3215 - Unit work/EX3 is now defined in a different file: was d:/7-segment/ex3.vhdl, now is F:/7-segment/ex3.vhdlWARNING:HDLParsers:3215 - Unit work/EX3/BEHAVIORAL is now defined in a different file: was d:/7-segment/ex3.vhdl, now is F:/7-segment/ex3.vhdlCompiling vhdl file F:/7-segment/ex3.vhdl in Library work.Architecture behavioral of Entity ex3 is up to date.=========================================================================*                            HDL Analysis                               *=========================================================================Analyzing Entity <ex3> (Architecture <behavioral>).Entity <ex3> analyzed. Unit <ex3> generated.=========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <ex3>.    Related source file is F:/7-segment/ex3.vhdl.    Using one-hot encoding for signal <index>.    Found 16x11-bit ROM for signal <index>.    Summary:	inferred   1 ROM(s).Unit <ex3> synthesized.=========================================================================*                       Advanced HDL Synthesis                          *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Advanced Registered AddSub inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# ROMs                             : 1 16x11-bit ROM                     : 1==================================================================================================================================================*                         Low Level Synthesis                           *=========================================================================Optimizing unit <ex3> ...Loading device for application Xst from file '3s200.nph' in environment C:/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block ex3, actual ratio is 0.=========================================================================*                            Final Report                               *=========================================================================Final ResultsRTL Top Level Output File Name     : ex3.ngrTop Level Output File Name         : ex3Output Format                      : NGCOptimization Goal                  : SpeedKeep Hierarchy                     : NODesign Statistics# IOs                              : 11Macro Statistics :# ROMs                             : 1#      16x11-bit ROM               : 1Cell Usage :# BELS                             : 7#      LUT4                        : 7# IO Buffers                       : 11#      IBUF                        : 4#      OBUF                        : 7=========================================================================Device utilization summary:---------------------------Selected Device : 3s200ft256-4  Number of Slices:                       4  out of   1920     0%   Number of 4 input LUTs:                 7  out of   3840     0%   Number of bonded IOBs:                 11  out of    173     6%  =========================================================================TIMING REPORTNOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.      FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT      GENERATED AFTER PLACE-and-ROUTE.Clock Information:------------------No clock signals found in this designTiming Summary:---------------Speed Grade: -4   Minimum period: No path found   Minimum input arrival time before clock: No path found   Maximum output required time after clock: No path found   Maximum combinational path delay: 8.313nsTiming Detail:--------------All values displayed in nanoseconds (ns)-------------------------------------------------------------------------Timing constraint: Default path analysisDelay:               8.313ns (Levels of Logic = 3)  Source:            BCD<0> (PAD)  Destination:       myout<6> (PAD)  Data Path: BCD<0> to myout<6>                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     IBUF:I->O             7   1.930   0.717  BCD_0_IBUF (BCD_0_IBUF)     LUT4:I0->O            1   0.551   0.240  myout<3>1 (myout_3_OBUF)     OBUF:I->O                 4.875          myout_3_OBUF (myout<3>)    ----------------------------------------    Total                      8.313ns (7.356ns logic, 0.957ns route)                                       (88.5% logic, 11.5% route)=========================================================================CPU : 3.80 / 5.01 s | Elapsed : 4.00 / 5.00 s --> Total memory usage is 68128 kilobytes

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -