📄 sub_tdm.tan.rpt
字号:
Timing Analyzer report for sub_tdm
Mon Oct 30 12:04:26 2006
Version 5.0 Build 168 06/22/2005 Service Pack 1.04 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Timing Analyzer Summary
3. Timing Analyzer Settings
4. Clock Settings Summary
5. Clock Setup: 'pci_clk'
6. Clock Hold: 'pci_clk'
7. tsu
8. tco
9. tpd
10. th
11. Timing Analyzer Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2005 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Summary ;
+------------------------------+------------------------------------------+---------------+----------------------------------+------------------------------------------------------+---------------------------------------------------------+------------+----------+--------------+
; Type ; Slack ; Required Time ; Actual Time ; From ; To ; From Clock ; To Clock ; Failed Paths ;
+------------------------------+------------------------------------------+---------------+----------------------------------+------------------------------------------------------+---------------------------------------------------------+------------+----------+--------------+
; Worst-case tsu ; N/A ; None ; 15.718 ns ; pi_data[18] ; pci_top:pci|pci_t32:pci_t32_inst|low_ad_or[18] ; ; pci_clk ; 0 ;
; Worst-case tco ; N/A ; None ; 17.870 ns ; parallel_interface:Parallel_interface|pi_data_reg[5] ; pi_data[5] ; pci_clk ; ; 0 ;
; Worst-case tpd ; N/A ; None ; 13.320 ns ; bcm5248_int[1] ; fpga_int ; ; ; 0 ;
; Worst-case th ; N/A ; None ; -0.168 ns ; reset_n ; fpga_misc:misc|IIC_SFP:IIC_SFP|WR_START_STATE.11 ; ; pci_clk ; 0 ;
; Clock Setup: 'pci_clk' ; N/A ; None ; 52.26 MHz ( period = 19.134 ns ) ; parallel_interface:Parallel_interface|pi_data_reg[1] ; parallel_interface:Parallel_interface|rtc_ad_out_reg[1] ; pci_clk ; pci_clk ; 0 ;
; Clock Hold: 'pci_clk' ; Not operational: Clock Skew > Data Delay ; None ; N/A ; pci_top:pci|pci_t32:pci_t32_inst|low_ad_IR_data[9] ; parallel_interface:Parallel_interface|pi_data_reg[9] ; pci_clk ; pci_clk ; 336 ;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -