📄 rei2c.sim.rpt
字号:
Simulator report for rei2c
Mon Jul 24 14:41:43 2006
Version 5.0 Build 148 04/26/2005 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Simulator Summary
3. Simulator Settings
4. Simulation Waveforms
5. Simulator INI Usage
6. Simulator Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2005 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+--------------------------------------------+
; Simulator Summary ;
+-----------------------------+--------------+
; Type ; Value ;
+-----------------------------+--------------+
; Simulation Start Time ; 0 ps ;
; Simulation End Time ; 1.0 ms ;
; Simulation Netlist Size ; 112 nodes ;
; Simulation Coverage ; 67.80 % ;
; Total Number of Transitions ; 189327 ;
+-----------------------------+--------------+
+-----------------------------------------------------------------+
; Simulator Settings ;
+-------------------------------------------------------+---------+
; Option ; Setting ;
+-------------------------------------------------------+---------+
; Simulation mode ; Timing ;
; Start time ; 0ns ;
; Add pins automatically to simulation output waveforms ; On ;
; Check outputs ; Off ;
; Report simulation coverage ; On ;
; Detect setup and hold time violations ; Off ;
; Detect glitches ; Off ;
; Automatically save/load simulation netlist ; Off ;
; Disable timing delays in Timing Simulation ; Off ;
; Generate Signal Activity File ; Off ;
+-------------------------------------------------------+---------+
+----------------------+
; Simulation Waveforms ;
+----------------------+
Waveform report data cannot be output to ASCII.
Please use Quartus II to view the waveform report data.
+---------------------+
; Simulator INI Usage ;
+--------+------------+
; Option ; Usage ;
+--------+------------+
+--------------------+
; Simulator Messages ;
+--------------------+
Info: *******************************************************************
Info: Running Quartus II Simulator
Info: Version 5.0 Build 148 04/26/2005 SJ Full Version
Info: Processing started: Mon Jul 24 14:41:30 2006
Info: Command: quartus_sim --read_settings_files=on --write_settings_files=off rei2c -c rei2c
Warning: Wrong node type for node "sda~result" in vector source file. Design node is of type Output, but signal in vector source file is of type Buried
Warning: Found logic contention at time 12.39 us on bus node "|rei2c|sda"
Info: Node "sda" has logic level of 0
Info: Node "sda" has logic level of 1
Info: Simulation coverage is 67.80 %
Info: Number of transitions in simulation is 189327
Info: Quartus II Simulator was successful. 0 errors, 2 warnings
Info: Processing ended: Mon Jul 24 14:41:43 2006
Info: Elapsed time: 00:00:13
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -