📄 del.rpt
字号:
Project Information e:\code\verilog\lai_pwm\del.rpt
MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 10/16/2007 21:18:59
Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
** DEVICE SUMMARY **
Chip/ Input Output Bidir Shareable
POF Device Pins Pins Pins LCs Expanders % Utilized
del EPM3032ALC44-4 8 6 0 6 0 18 %
User Pins: 8 6 0
Project Information e:\code\verilog\lai_pwm\del.rpt
** PROJECT COMPILATION MESSAGES **
Info: Design Doctor has given the project a clean bill of health based on the EPLD Rules set
Project Information e:\code\verilog\lai_pwm\del.rpt
** AUTO GLOBAL SIGNALS **
INFO: Signal 'clk' chosen for auto global Clock
Device-Specific Information: e:\code\verilog\lai_pwm\del.rpt
del
***** Logic for device 'del' compiled without errors.
Device: EPM3032ALC44-4
Device Options:
Turbo Bit = ON
Security Bit = OFF
Enable JTAG Support = ON
User Code = ffffffff
MultiVolt I/O = OFF
V
C
i i i C o o
n n n I G G G c G u u
t t t N N N N l N t t
1 5 6 T D D D k D 6 5
-----------------------------------_
/ 6 5 4 3 2 1 44 43 42 41 40 |
#TDI | 7 39 | out3
int2 | 8 38 | #TDO
int3 | 9 37 | out4
GND | 10 36 | GND
start | 11 35 | VCCIO
int4 | 12 EPM3032ALC44-4 34 | out2
#TMS | 13 33 | out1
RESERVED | 14 32 | #TCK
VCCIO | 15 31 | RESERVED
RESERVED | 16 30 | GND
GND | 17 29 | RESERVED
|_ 18 19 20 21 22 23 24 25 26 27 28 _|
------------------------------------
R R R R G V R R R R R
E E E E N C E E E E E
S S S S D C S S S S S
E E E E I E E E E E
R R R R N R R R R R
V V V V T V V V V V
E E E E E E E E E
D D D D D D D D D
N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (3.3 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (3.3 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
Device-Specific Information: e:\code\verilog\lai_pwm\del.rpt
del
** RESOURCE USAGE **
Shareable External
Logic Array Block Logic Cells I/O Pins Expanders Interconnect
A: LC1 - LC16 0/16( 0%) 9/15( 60%) 0/16( 0%) 0/36( 0%)
B: LC17 - LC32 6/16( 37%) 8/15( 53%) 0/16( 0%) 7/36( 19%)
Total dedicated input pins used: 1/4 ( 25%)
Total I/O pins used: 17/30 ( 56%)
Total logic cells used: 6/32 ( 18%)
Total shareable expanders used: 0/32 ( 0%)
Total Turbo logic cells used: 6/32 ( 18%)
Total shareable expanders not available (n/a): 0/32 ( 0%)
Average fan-in: 3.00
Total fan-in: 18
Total input pins required: 8
Total output pins required: 6
Total bidirectional pins required: 0
Total reserved pins required 4
Total logic cells required: 6
Total flipflops required: 6
Total product terms required: 24
Total logic cells lending parallel expanders: 0
Total shareable expanders in database: 0
Synthesized logic cells: 0/ 32 ( 0%)
Device-Specific Information: e:\code\verilog\lai_pwm\del.rpt
del
** INPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
43 - - INPUT G 0 0 0 0 0 0 0 clk
6 (3) (A) INPUT 0 0 0 0 0 1 0 int1
8 (5) (A) INPUT 0 0 0 0 0 1 0 int2
9 (6) (A) INPUT 0 0 0 0 0 1 0 int3
12 (8) (A) INPUT 0 0 0 0 0 1 0 int4
5 (2) (A) INPUT 0 0 0 0 0 1 0 int5
4 (1) (A) INPUT 0 0 0 0 0 1 0 int6
11 (7) (A) INPUT 0 0 0 0 0 6 0 start
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.
Device-Specific Information: e:\code\verilog\lai_pwm\del.rpt
del
** OUTPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
33 24 B FF + t 0 0 0 2 0 0 0 out1
34 23 B FF + t 0 0 0 2 0 0 0 out2
39 19 B FF + t 0 0 0 2 0 0 0 out3
37 21 B FF + t 0 0 0 2 0 0 0 out4
40 18 B FF + t 0 0 0 2 0 0 0 out5
41 17 B FF + t 0 0 0 2 0 0 0 out6
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: e:\code\verilog\lai_pwm\del.rpt
del
** LOGIC CELL INTERCONNECTIONS **
Logic Array Block 'B':
Logic cells placed in LAB 'B'
+----------- LC24 out1
| +--------- LC23 out2
| | +------- LC19 out3
| | | +----- LC21 out4
| | | | +--- LC18 out5
| | | | | +- LC17 out6
| | | | | |
| | | | | | Other LABs fed by signals
| | | | | | that feed LAB 'B'
LC | | | | | | | A B | Logic cells that feed LAB 'B':
Pin
43 -> - - - - - - | - - | <-- clk
6 -> * - - - - - | - * | <-- int1
8 -> - * - - - - | - * | <-- int2
9 -> - - * - - - | - * | <-- int3
12 -> - - - * - - | - * | <-- int4
5 -> - - - - * - | - * | <-- int5
4 -> - - - - - * | - * | <-- int6
11 -> * * * * * * | - * | <-- start
* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).
Device-Specific Information: e:\code\verilog\lai_pwm\del.rpt
del
** EQUATIONS **
clk : INPUT;
int1 : INPUT;
int2 : INPUT;
int3 : INPUT;
int4 : INPUT;
int5 : INPUT;
int6 : INPUT;
start : INPUT;
-- Node name is 'out1' = ':18'
-- Equation name is 'out1', type is output
out1 = DFFE( int1 $ GND, GLOBAL( clk), !_EQ001, !_EQ002, !start);
_EQ001 = !int1 & !start;
_EQ002 = int1 & !start;
-- Node name is 'out2' = ':25'
-- Equation name is 'out2', type is output
out2 = DFFE( int2 $ GND, GLOBAL( clk), !_EQ003, !_EQ004, !start);
_EQ003 = !int2 & !start;
_EQ004 = int2 & !start;
-- Node name is 'out3' = ':32'
-- Equation name is 'out3', type is output
out3 = DFFE( int3 $ GND, GLOBAL( clk), !_EQ005, !_EQ006, !start);
_EQ005 = !int3 & !start;
_EQ006 = int3 & !start;
-- Node name is 'out4' = ':39'
-- Equation name is 'out4', type is output
out4 = DFFE( int4 $ GND, GLOBAL( clk), !_EQ007, !_EQ008, !start);
_EQ007 = !int4 & !start;
_EQ008 = int4 & !start;
-- Node name is 'out5' = ':46'
-- Equation name is 'out5', type is output
out5 = DFFE( int5 $ GND, GLOBAL( clk), !_EQ009, !_EQ010, !start);
_EQ009 = !int5 & !start;
_EQ010 = int5 & !start;
-- Node name is 'out6' = ':53'
-- Equation name is 'out6', type is output
out6 = DFFE( int6 $ GND, GLOBAL( clk), !_EQ011, !_EQ012, !start);
_EQ011 = !int6 & !start;
_EQ012 = int6 & !start;
-- Shareable expanders that are duplicated in multiple LABs:
-- (none)
Project Information e:\code\verilog\lai_pwm\del.rpt
** COMPILATION SETTINGS & TIMES **
Processing Menu Commands
------------------------
Design Doctor = on
Rules = EPLD Rules
Logic Synthesis:
Synthesis Type Used = Standard
Default Synthesis Style = NORMAL
Logic option settings in 'NORMAL' style for 'MAX3000A' family
DECOMPOSE_GATES = on
DUPLICATE_LOGIC_EXTRACTION = on
MINIMIZATION = full
MULTI_LEVEL_FACTORING = on
NOT_GATE_PUSH_BACK = on
PARALLEL_EXPANDERS = off
REDUCE_LOGIC = on
REFACTORIZATION = on
REGISTER_OPTIMIZATION = on
RESYNTHESIZE_NETWORK = on
SLOW_SLEW_RATE = off
SOFT_BUFFER_INSERTION = on
SUBFACTOR_EXTRACTION = on
TURBO_BIT = on
XOR_SYNTHESIS = on
IGNORE_SOFT_BUFFERS = off
USE_LPM_FOR_AHDL_OPERATORS = off
Other logic synthesis settings:
Automatic Global Clock = on
Automatic Global Clear = on
Automatic Global Preset = on
Automatic Global Output Enable = on
Automatic Fast I/O = off
Automatic Register Packing = off
Automatic Open-Drain Pins = on
Automatic Implement in EAB = off
One-Hot State Machine Encoding = off
Optimize = 5
Default Timing Specifications: None
Cut All Bidir Feedback Timing Paths = on
Cut All Clear & Preset Timing Paths = on
Ignore Timing Assignments = off
Functional SNF Extractor = off
Linked SNF Extractor = off
Timing SNF Extractor = on
Optimize Timing SNF = off
Generate AHDL TDO File = off
Fitter Settings = NORMAL
Smart Recompile = off
Total Recompile = off
Interfaces Menu Commands
------------------------
EDIF Netlist Writer = off
Verilog Netlist Writer = off
VHDL Netlist Writer = off
Compilation Times
-----------------
Compiler Netlist Extractor 00:00:00
Database Builder 00:00:00
Logic Synthesizer 00:00:00
Partitioner 00:00:00
Fitter 00:00:00
Timing SNF Extractor 00:00:00
Assembler 00:00:01
Design Doctor 00:00:00
-------------------------- --------
Total Time 00:00:01
Memory Allocated
-----------------
Peak memory allocated during compilation = 3,173K
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -