⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 fifo.hier_info

📁 先进先出存储电路fifo
💻 HIER_INFO
📖 第 1 页 / 共 2 页
字号:
|fifo
q[0] <= lpm_fifo0:inst.q[0]
q[1] <= lpm_fifo0:inst.q[1]
q[2] <= lpm_fifo0:inst.q[2]
q[3] <= lpm_fifo0:inst.q[3]
q[4] <= lpm_fifo0:inst.q[4]
q[5] <= lpm_fifo0:inst.q[5]
q[6] <= lpm_fifo0:inst.q[6]
q[7] <= lpm_fifo0:inst.q[7]
wr => lpm_fifo0:inst.wrreq
wr => inst1.IN0
clk => lpm_fifo0:inst.clock
clr => lpm_fifo0:inst.aclr
D[0] => lpm_fifo0:inst.data[0]
D[1] => lpm_fifo0:inst.data[1]
D[2] => lpm_fifo0:inst.data[2]
D[3] => lpm_fifo0:inst.data[3]
D[4] => lpm_fifo0:inst.data[4]
D[5] => lpm_fifo0:inst.data[5]
D[6] => lpm_fifo0:inst.data[6]
D[7] => lpm_fifo0:inst.data[7]
u[0] <= lpm_fifo0:inst.usedw[0]
u[1] <= lpm_fifo0:inst.usedw[1]
u[2] <= lpm_fifo0:inst.usedw[2]
u[3] <= lpm_fifo0:inst.usedw[3]
u[4] <= lpm_fifo0:inst.usedw[4]
u[5] <= lpm_fifo0:inst.usedw[5]
u[6] <= lpm_fifo0:inst.usedw[6]
u[7] <= lpm_fifo0:inst.usedw[7]


|fifo|lpm_fifo0:inst
aclr => aclr~0.IN1
clock => clock~0.IN1
data[0] => data[0]~7.IN1
data[1] => data[1]~6.IN1
data[2] => data[2]~5.IN1
data[3] => data[3]~4.IN1
data[4] => data[4]~3.IN1
data[5] => data[5]~2.IN1
data[6] => data[6]~1.IN1
data[7] => data[7]~0.IN1
rdreq => rdreq~0.IN1
wrreq => wrreq~0.IN1
q[0] <= scfifo:scfifo_component.q
q[1] <= scfifo:scfifo_component.q
q[2] <= scfifo:scfifo_component.q
q[3] <= scfifo:scfifo_component.q
q[4] <= scfifo:scfifo_component.q
q[5] <= scfifo:scfifo_component.q
q[6] <= scfifo:scfifo_component.q
q[7] <= scfifo:scfifo_component.q
usedw[0] <= scfifo:scfifo_component.usedw
usedw[1] <= scfifo:scfifo_component.usedw
usedw[2] <= scfifo:scfifo_component.usedw
usedw[3] <= scfifo:scfifo_component.usedw
usedw[4] <= scfifo:scfifo_component.usedw
usedw[5] <= scfifo:scfifo_component.usedw
usedw[6] <= scfifo:scfifo_component.usedw
usedw[7] <= scfifo:scfifo_component.usedw


|fifo|lpm_fifo0:inst|scfifo:scfifo_component
data[0] => scfifo_7821:auto_generated.data[0]
data[1] => scfifo_7821:auto_generated.data[1]
data[2] => scfifo_7821:auto_generated.data[2]
data[3] => scfifo_7821:auto_generated.data[3]
data[4] => scfifo_7821:auto_generated.data[4]
data[5] => scfifo_7821:auto_generated.data[5]
data[6] => scfifo_7821:auto_generated.data[6]
data[7] => scfifo_7821:auto_generated.data[7]
q[0] <= scfifo_7821:auto_generated.q[0]
q[1] <= scfifo_7821:auto_generated.q[1]
q[2] <= scfifo_7821:auto_generated.q[2]
q[3] <= scfifo_7821:auto_generated.q[3]
q[4] <= scfifo_7821:auto_generated.q[4]
q[5] <= scfifo_7821:auto_generated.q[5]
q[6] <= scfifo_7821:auto_generated.q[6]
q[7] <= scfifo_7821:auto_generated.q[7]
wrreq => scfifo_7821:auto_generated.wrreq
rdreq => scfifo_7821:auto_generated.rdreq
clock => scfifo_7821:auto_generated.clock
aclr => scfifo_7821:auto_generated.aclr
sclr => ~NO_FANOUT~
empty <= <GND>
full <= <GND>
almost_full <= <GND>
almost_empty <= <GND>
usedw[0] <= scfifo_7821:auto_generated.usedw[0]
usedw[1] <= scfifo_7821:auto_generated.usedw[1]
usedw[2] <= scfifo_7821:auto_generated.usedw[2]
usedw[3] <= scfifo_7821:auto_generated.usedw[3]
usedw[4] <= scfifo_7821:auto_generated.usedw[4]
usedw[5] <= scfifo_7821:auto_generated.usedw[5]
usedw[6] <= scfifo_7821:auto_generated.usedw[6]
usedw[7] <= scfifo_7821:auto_generated.usedw[7]


|fifo|lpm_fifo0:inst|scfifo:scfifo_component|scfifo_7821:auto_generated
aclr => a_dpfifo_ee21:dpfifo.aclr
clock => a_dpfifo_ee21:dpfifo.clock
data[0] => a_dpfifo_ee21:dpfifo.data[0]
data[1] => a_dpfifo_ee21:dpfifo.data[1]
data[2] => a_dpfifo_ee21:dpfifo.data[2]
data[3] => a_dpfifo_ee21:dpfifo.data[3]
data[4] => a_dpfifo_ee21:dpfifo.data[4]
data[5] => a_dpfifo_ee21:dpfifo.data[5]
data[6] => a_dpfifo_ee21:dpfifo.data[6]
data[7] => a_dpfifo_ee21:dpfifo.data[7]
q[0] <= a_dpfifo_ee21:dpfifo.q[0]
q[1] <= a_dpfifo_ee21:dpfifo.q[1]
q[2] <= a_dpfifo_ee21:dpfifo.q[2]
q[3] <= a_dpfifo_ee21:dpfifo.q[3]
q[4] <= a_dpfifo_ee21:dpfifo.q[4]
q[5] <= a_dpfifo_ee21:dpfifo.q[5]
q[6] <= a_dpfifo_ee21:dpfifo.q[6]
q[7] <= a_dpfifo_ee21:dpfifo.q[7]
rdreq => a_dpfifo_ee21:dpfifo.rreq
usedw[0] <= a_dpfifo_ee21:dpfifo.usedw[0]
usedw[1] <= a_dpfifo_ee21:dpfifo.usedw[1]
usedw[2] <= a_dpfifo_ee21:dpfifo.usedw[2]
usedw[3] <= a_dpfifo_ee21:dpfifo.usedw[3]
usedw[4] <= a_dpfifo_ee21:dpfifo.usedw[4]
usedw[5] <= a_dpfifo_ee21:dpfifo.usedw[5]
usedw[6] <= a_dpfifo_ee21:dpfifo.usedw[6]
usedw[7] <= a_dpfifo_ee21:dpfifo.usedw[7]
wrreq => a_dpfifo_ee21:dpfifo.wreq


|fifo|lpm_fifo0:inst|scfifo:scfifo_component|scfifo_7821:auto_generated|a_dpfifo_ee21:dpfifo
aclr => cntr_ubb:rd_ptr_msb.aclr
aclr => cntr_bc7:usedw_counter.aclr
aclr => cntr_vbb:wr_ptr.aclr
clock => altsyncram_joa1:FIFOram.clock0
clock => altsyncram_joa1:FIFOram.clock1
clock => cntr_ubb:rd_ptr_msb.clock
clock => cntr_bc7:usedw_counter.clock
clock => cntr_vbb:wr_ptr.clock
clock => empty_dff.CLK
clock => full_dff.CLK
clock => low_addressa[7].CLK
clock => low_addressa[6].CLK
clock => low_addressa[5].CLK
clock => low_addressa[4].CLK
clock => low_addressa[3].CLK
clock => low_addressa[2].CLK
clock => low_addressa[1].CLK
clock => low_addressa[0].CLK
clock => rd_ptr_lsb.CLK
clock => usedw_is_0_dff.CLK
clock => usedw_is_1_dff.CLK
clock => wrreq_delay.CLK
data[0] => altsyncram_joa1:FIFOram.data_a[0]
data[1] => altsyncram_joa1:FIFOram.data_a[1]
data[2] => altsyncram_joa1:FIFOram.data_a[2]
data[3] => altsyncram_joa1:FIFOram.data_a[3]
data[4] => altsyncram_joa1:FIFOram.data_a[4]
data[5] => altsyncram_joa1:FIFOram.data_a[5]
data[6] => altsyncram_joa1:FIFOram.data_a[6]
data[7] => altsyncram_joa1:FIFOram.data_a[7]
q[0] <= altsyncram_joa1:FIFOram.q_b[0]
q[1] <= altsyncram_joa1:FIFOram.q_b[1]
q[2] <= altsyncram_joa1:FIFOram.q_b[2]
q[3] <= altsyncram_joa1:FIFOram.q_b[3]
q[4] <= altsyncram_joa1:FIFOram.q_b[4]
q[5] <= altsyncram_joa1:FIFOram.q_b[5]
q[6] <= altsyncram_joa1:FIFOram.q_b[6]
q[7] <= altsyncram_joa1:FIFOram.q_b[7]
rreq => valid_rreq.IN0
sclr => cntr_ubb:rd_ptr_msb.sclr
sclr => cntr_bc7:usedw_counter.sclr
sclr => cntr_vbb:wr_ptr.sclr
usedw[0] <= cntr_bc7:usedw_counter.q[0]
usedw[1] <= cntr_bc7:usedw_counter.q[1]
usedw[2] <= cntr_bc7:usedw_counter.q[2]
usedw[3] <= cntr_bc7:usedw_counter.q[3]
usedw[4] <= cntr_bc7:usedw_counter.q[4]
usedw[5] <= cntr_bc7:usedw_counter.q[5]
usedw[6] <= cntr_bc7:usedw_counter.q[6]
usedw[7] <= cntr_bc7:usedw_counter.q[7]
wreq => valid_wreq.IN0


|fifo|lpm_fifo0:inst|scfifo:scfifo_component|scfifo_7821:auto_generated|a_dpfifo_ee21:dpfifo|altsyncram_joa1:FIFOram
address_a[0] => ram_block1a0.PORTAADDR
address_a[0] => ram_block1a1.PORTAADDR
address_a[0] => ram_block1a2.PORTAADDR
address_a[0] => ram_block1a3.PORTAADDR
address_a[0] => ram_block1a4.PORTAADDR
address_a[0] => ram_block1a5.PORTAADDR
address_a[0] => ram_block1a6.PORTAADDR
address_a[0] => ram_block1a7.PORTAADDR
address_a[1] => ram_block1a0.PORTAADDR1
address_a[1] => ram_block1a1.PORTAADDR1
address_a[1] => ram_block1a2.PORTAADDR1
address_a[1] => ram_block1a3.PORTAADDR1
address_a[1] => ram_block1a4.PORTAADDR1
address_a[1] => ram_block1a5.PORTAADDR1
address_a[1] => ram_block1a6.PORTAADDR1
address_a[1] => ram_block1a7.PORTAADDR1
address_a[2] => ram_block1a0.PORTAADDR2
address_a[2] => ram_block1a1.PORTAADDR2
address_a[2] => ram_block1a2.PORTAADDR2
address_a[2] => ram_block1a3.PORTAADDR2
address_a[2] => ram_block1a4.PORTAADDR2
address_a[2] => ram_block1a5.PORTAADDR2
address_a[2] => ram_block1a6.PORTAADDR2
address_a[2] => ram_block1a7.PORTAADDR2
address_a[3] => ram_block1a0.PORTAADDR3
address_a[3] => ram_block1a1.PORTAADDR3
address_a[3] => ram_block1a2.PORTAADDR3
address_a[3] => ram_block1a3.PORTAADDR3
address_a[3] => ram_block1a4.PORTAADDR3
address_a[3] => ram_block1a5.PORTAADDR3
address_a[3] => ram_block1a6.PORTAADDR3
address_a[3] => ram_block1a7.PORTAADDR3
address_a[4] => ram_block1a0.PORTAADDR4
address_a[4] => ram_block1a1.PORTAADDR4
address_a[4] => ram_block1a2.PORTAADDR4
address_a[4] => ram_block1a3.PORTAADDR4
address_a[4] => ram_block1a4.PORTAADDR4
address_a[4] => ram_block1a5.PORTAADDR4
address_a[4] => ram_block1a6.PORTAADDR4
address_a[4] => ram_block1a7.PORTAADDR4
address_a[5] => ram_block1a0.PORTAADDR5
address_a[5] => ram_block1a1.PORTAADDR5
address_a[5] => ram_block1a2.PORTAADDR5
address_a[5] => ram_block1a3.PORTAADDR5
address_a[5] => ram_block1a4.PORTAADDR5
address_a[5] => ram_block1a5.PORTAADDR5
address_a[5] => ram_block1a6.PORTAADDR5
address_a[5] => ram_block1a7.PORTAADDR5
address_a[6] => ram_block1a0.PORTAADDR6
address_a[6] => ram_block1a1.PORTAADDR6
address_a[6] => ram_block1a2.PORTAADDR6
address_a[6] => ram_block1a3.PORTAADDR6
address_a[6] => ram_block1a4.PORTAADDR6
address_a[6] => ram_block1a5.PORTAADDR6
address_a[6] => ram_block1a6.PORTAADDR6
address_a[6] => ram_block1a7.PORTAADDR6
address_a[7] => ram_block1a0.PORTAADDR7
address_a[7] => ram_block1a1.PORTAADDR7
address_a[7] => ram_block1a2.PORTAADDR7
address_a[7] => ram_block1a3.PORTAADDR7

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -