⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 reg24bit.rpt

📁 自己使用VHDL语言编写的24位寄存器.主要用于DDS中
💻 RPT
📖 第 1 页 / 共 2 页
字号:
Project Information                            g:\max2work\ddsman\reg24bit.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 04/13/2009 00:20:55

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


REG24BIT


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

reg24bit  EPM7128SLC84-6   27       24       0      24      0           18 %

User Pins:                 27       24       0  



Project Information                            g:\max2work\ddsman\reg24bit.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'Clk' chosen for auto global Clock


Project Information                            g:\max2work\ddsman\reg24bit.rpt

** FILE HIERARCHY **



|lpm_ff:r|


Device-Specific Information:                   g:\max2work\ddsman\reg24bit.rpt
reg24bit

***** Logic for device 'reg24bit' compiled without errors.




Device: EPM7128SLC84-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff
    MultiVolt I/O                              = OFF

                                                                             
                                                                             
                                      V                                      
                                      C                          V           
              C                       C                          C           
              l  D  D  D  G  D  D  D  I  G  G  G  C  G           C           
              r  1  1  1  N  1  1  2  N  N  N  N  l  N  Q  Q  Q  I  Q  Q  Q  
              n  5  6  7  D  8  9  0  T  D  D  D  k  D  0  4  1  O  5  7  3  
            -----------------------------------------------------------------_ 
          /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
  Enable | 12                                                              74 | Q2 
   VCCIO | 13                                                              73 | Q6 
    #TDI | 14                                                              72 | GND 
      D2 | 15                                                              71 | #TDO 
     D13 | 16                                                              70 | Q8 
     D14 | 17                                                              69 | Q9 
     D23 | 18                                                              68 | Q10 
     GND | 19                                                              67 | Q14 
     D22 | 20                                                              66 | VCCIO 
     D21 | 21                                                              65 | Q13 
     D11 | 22                        EPM7128SLC84-6                        64 | Q12 
    #TMS | 23                                                              63 | Q11 
RESERVED | 24                                                              62 | #TCK 
RESERVED | 25                                                              61 | Q20 
   VCCIO | 26                                                              60 | Q19 
      D3 | 27                                                              59 | GND 
     D10 | 28                                                              58 | Q18 
      D0 | 29                                                              57 | Q17 
     D12 | 30                                                              56 | Q16 
      D1 | 31                                                              55 | Q15 
     GND | 32                                                              54 | Q21 
         |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
           ------------------------------------------------------------------ 
              D  D  R  R  D  V  R  R  D  G  V  Q  Q  R  G  D  R  R  R  D  V  
              7  6  E  E  5  C  E  E  4  N  C  2  2  E  N  8  E  E  E  9  C  
                    S  S     C  S  S     D  C  2  3  S  D     S  S  S     C  
                    E  E     I  E  E        I        E        E  E  E     I  
                    R  R     O  R  R        N        R        R  R  R     O  
                    V  V        V  V        T        V        V  V  V        
                    E  E        E  E                 E        E  E  E        
                    D  D        D  D                 D        D  D  D        


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                   g:\max2work\ddsman\reg24bit.rpt
reg24bit

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   8/ 8(100%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     0/16(  0%)   8/ 8(100%)   0/16(  0%)   0/36(  0%) 
C:    LC33 - LC48     0/16(  0%)   6/ 8( 75%)   0/16(  0%)   0/36(  0%) 
D:    LC49 - LC64     0/16(  0%)   4/ 8( 50%)   0/16(  0%)   0/36(  0%) 
E:    LC65 - LC80     2/16( 12%)   4/ 8( 50%)   0/16(  0%)   4/36( 11%) 
F:    LC81 - LC96     7/16( 43%)   8/ 8(100%)   0/16(  0%)   9/36( 25%) 
G:   LC97 - LC112     7/16( 43%)   8/ 8(100%)   0/16(  0%)   9/36( 25%) 
H:  LC113 - LC128     8/16( 50%)   8/ 8(100%)   0/16(  0%)  10/36( 27%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                            54/64     ( 84%)
Total logic cells used:                         24/128    ( 18%)
Total shareable expanders used:                  0/128    (  0%)
Total Turbo logic cells used:                   24/128    ( 18%)
Total shareable expanders not available (n/a):   0/128    (  0%)
Average fan-in:                                  4.00
Total fan-in:                                    96

Total input pins required:                      27
Total fast input logic cells required:           0
Total output pins required:                     24
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                     24
Total flipflops required:                       24
Total product terms required:                   72
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/ 128   (  0%)



Device-Specific Information:                   g:\max2work\ddsman\reg24bit.rpt
reg24bit

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  83      -   -       INPUT  G            0      0   0    0    0    0    0  Clk
  11    (5)  (A)      INPUT               0      0   0    0    0   24    0  Clrn
  29   (38)  (C)      INPUT               0      0   0    0    0    1    0  D0
  31   (35)  (C)      INPUT               0      0   0    0    0    1    0  D1
  15   (29)  (B)      INPUT               0      0   0    0    0    1    0  D2
  27   (43)  (C)      INPUT               0      0   0    0    0    1    0  D3
  41   (49)  (D)      INPUT               0      0   0    0    0    1    0  D4
  37   (56)  (D)      INPUT               0      0   0    0    0    1    0  D5
  34   (61)  (D)      INPUT               0      0   0    0    0    1    0  D6
  33   (64)  (D)      INPUT               0      0   0    0    0    1    0  D7
  48   (72)  (E)      INPUT               0      0   0    0    0    1    0  D8
  52   (80)  (E)      INPUT               0      0   0    0    0    1    0  D9
  28   (40)  (C)      INPUT               0      0   0    0    0    1    0  D10
  22   (17)  (B)      INPUT               0      0   0    0    0    1    0  D11
  30   (37)  (C)      INPUT               0      0   0    0    0    1    0  D12
  16   (27)  (B)      INPUT               0      0   0    0    0    1    0  D13
  17   (25)  (B)      INPUT               0      0   0    0    0    1    0  D14
  10    (6)  (A)      INPUT               0      0   0    0    0    1    0  D15
   9    (8)  (A)      INPUT               0      0   0    0    0    1    0  D16
   8   (11)  (A)      INPUT               0      0   0    0    0    1    0  D17
   6   (13)  (A)      INPUT               0      0   0    0    0    1    0  D18
   5   (14)  (A)      INPUT               0      0   0    0    0    1    0  D19
   4   (16)  (A)      INPUT               0      0   0    0    0    1    0  D20
  21   (19)  (B)      INPUT               0      0   0    0    0    1    0  D21
  20   (21)  (B)      INPUT               0      0   0    0    0    1    0  D22
  18   (24)  (B)      INPUT               0      0   0    0    0    1    0  D23
  12    (3)  (A)      INPUT               0      0   0    0    0   24    0  Enable


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                   g:\max2work\ddsman\reg24bit.rpt
reg24bit

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  81    128    H         FF   +  t        0      0   0    3    0    0    0  Q0
  79    125    H         FF   +  t        0      0   0    3    0    0    0  Q1
  74    117    H         FF   +  t        0      0   0    3    0    0    0  Q2
  75    118    H         FF   +  t        0      0   0    3    0    0    0  Q3
  80    126    H         FF   +  t        0      0   0    3    0    0    0  Q4
  77    123    H         FF   +  t        0      0   0    3    0    0    0  Q5
  73    115    H         FF   +  t        0      0   0    3    0    0    0  Q6
  76    120    H         FF   +  t        0      0   0    3    0    0    0  Q7
  70    109    G         FF   +  t        0      0   0    3    0    0    0  Q8
  69    107    G         FF   +  t        0      0   0    3    0    0    0  Q9
  68    105    G         FF   +  t        0      0   0    3    0    0    0  Q10
  63     97    G         FF   +  t        0      0   0    3    0    0    0  Q11
  64     99    G         FF   +  t        0      0   0    3    0    0    0  Q12
  65    101    G         FF   +  t        0      0   0    3    0    0    0  Q13
  67    104    G         FF   +  t        0      0   0    3    0    0    0  Q14
  55     85    F         FF   +  t        0      0   0    3    0    0    0  Q15
  56     86    F         FF   +  t        0      0   0    3    0    0    0  Q16
  57     88    F         FF   +  t        0      0   0    3    0    0    0  Q17
  58     91    F         FF   +  t        0      0   0    3    0    0    0  Q18
  60     93    F         FF   +  t        0      0   0    3    0    0    0  Q19
  61     94    F         FF   +  t        0      0   0    3    0    0    0  Q20
  54     83    F         FF   +  t        0      0   0    3    0    0    0  Q21
  44     65    E         FF   +  t        0      0   0    3    0    0    0  Q22
  45     67    E         FF   +  t        0      0   0    3    0    0    0  Q23


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                   g:\max2work\ddsman\reg24bit.rpt
reg24bit

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'E':

             Logic cells placed in LAB 'E'
        +--- LC65 Q22
        | +- LC67 Q23
        | | 
        | |   Other LABs fed by signals
        | |   that feed LAB 'E'
LC      | | | A B C D E F G H |     Logic cells that feed LAB 'E':

Pin
83   -> - - | - - - - - - - - | <-- Clk
11   -> * * | - - - - * * * * | <-- Clrn
20   -> * - | - - - - * - - - | <-- D22
18   -> - * | - - - - * - - - | <-- D23
12   -> * * | - - - - * * * * | <-- Enable


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                   g:\max2work\ddsman\reg24bit.rpt
reg24bit

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'F':

                       Logic cells placed in LAB 'F'
        +------------- LC85 Q15
        | +----------- LC86 Q16
        | | +--------- LC88 Q17
        | | | +------- LC91 Q18
        | | | | +----- LC93 Q19
        | | | | | +--- LC94 Q20
        | | | | | | +- LC83 Q21
        | | | | | | | 
        | | | | | | |   Other LABs fed by signals
        | | | | | | |   that feed LAB 'F'
LC      | | | | | | | | A B C D E F G H |     Logic cells that feed LAB 'F':

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -