mt48lc8m32b2-6-7.h

来自「u-boot1.3德国DENX小组开发的用于多种嵌入式CPU的bootloade」· C头文件 代码 · 共 13 行

H
13
字号
/* * Configuration Registers for the MT48LC8M32B2 SDRAM on the MPC5200 platform */#define SDRAM_DDR	0		/* is SDR *//* Settings for XLB = 132 MHz */#define SDRAM_MODE	0x008d0000 /* CL-3 BURST-8 -> Mode Register MBAR + 0x0100 */#define SDRAM_CONTROL	0x504f0000 /* Control Register MBAR + 0x0104 */#define SDRAM_CONFIG1	0xc2222900 /* Delays between commands -> Configuration Register 1 MBAR + 0x0108 */#define SDRAM_CONFIG2	0x88c70000 /* Delays between commands -> Configuration Register 2 MBAR + 0x010C */

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?