spd_sdram.c

来自「u-boot1.3德国DENX小组开发的用于多种嵌入式CPU的bootloade」· C语言 代码 · 共 913 行 · 第 1/2 页

C
913
字号
/* * (C) Copyright 2006 Freescale Semiconductor, Inc. * * (C) Copyright 2006 * Wolfgang Denk, DENX Software Engineering, wd@denx.de. * * Copyright (C) 2004-2006 Freescale Semiconductor, Inc. * (C) Copyright 2003 Motorola Inc. * Xianghua Xiao (X.Xiao@motorola.com) * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA */#include <common.h>#include <asm/processor.h>#include <i2c.h>#include <spd.h>#include <asm/mmu.h>#include <spd_sdram.h>void board_add_ram_info(int use_default){	volatile immap_t *immap = (immap_t *) CFG_IMMR;	volatile ddr83xx_t *ddr = &immap->ddr;	printf(" (DDR%d", ((ddr->sdram_cfg & SDRAM_CFG_SDRAM_TYPE_MASK)			   >> SDRAM_CFG_SDRAM_TYPE_SHIFT) - 1);	if (ddr->sdram_cfg & SDRAM_CFG_32_BE)		puts(", 32-bit");	else		puts(", 64-bit");	if (ddr->sdram_cfg & SDRAM_CFG_ECC_EN)		puts(", ECC on)");	else		puts(", ECC off)");#if defined(CFG_LB_SDRAM) && defined(CFG_LBC_SDRAM_SIZE)	puts("\nSDRAM: ");	print_size (CFG_LBC_SDRAM_SIZE * 1024 * 1024, " (local bus)");#endif}#ifdef CONFIG_SPD_EEPROMDECLARE_GLOBAL_DATA_PTR;#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRC)extern void dma_init(void);extern uint dma_check(void);extern int dma_xfer(void *dest, uint count, void *src);#endif#ifndef	CFG_READ_SPD#define CFG_READ_SPD	i2c_read#endif/* * Convert picoseconds into clock cycles (rounding up if needed). */intpicos_to_clk(int picos){	unsigned int ddr_bus_clk;	int clks;	ddr_bus_clk = gd->ddr_clk >> 1;	clks = picos / (1000000000 / (ddr_bus_clk / 1000));	if (picos % (1000000000 / (ddr_bus_clk / 1000)) != 0)		clks++;	return clks;}unsigned int banksize(unsigned char row_dens){	return ((row_dens >> 2) | ((row_dens & 3) << 6)) << 24;}int read_spd(uint addr){	return ((int) addr);}#undef SPD_DEBUG#ifdef SPD_DEBUGstatic void spd_debug(spd_eeprom_t *spd){	printf ("\nDIMM type:       %-18.18s\n", spd->mpart);	printf ("SPD size:        %d\n", spd->info_size);	printf ("EEPROM size:     %d\n", 1 << spd->chip_size);	printf ("Memory type:     %d\n", spd->mem_type);	printf ("Row addr:        %d\n", spd->nrow_addr);	printf ("Column addr:     %d\n", spd->ncol_addr);	printf ("# of rows:       %d\n", spd->nrows);	printf ("Row density:     %d\n", spd->row_dens);	printf ("# of banks:      %d\n", spd->nbanks);	printf ("Data width:      %d\n",			256 * spd->dataw_msb + spd->dataw_lsb);	printf ("Chip width:      %d\n", spd->primw);	printf ("Refresh rate:    %02X\n", spd->refresh);	printf ("CAS latencies:   %02X\n", spd->cas_lat);	printf ("Write latencies: %02X\n", spd->write_lat);	printf ("tRP:             %d\n", spd->trp);	printf ("tRCD:            %d\n", spd->trcd);	printf ("\n");}#endif /* SPD_DEBUG */long int spd_sdram(){	volatile immap_t *immap = (immap_t *)CFG_IMMR;	volatile ddr83xx_t *ddr = &immap->ddr;	volatile law83xx_t *ecm = &immap->sysconf.ddrlaw[0];	spd_eeprom_t spd;	unsigned int n_ranks;	unsigned int odt_rd_cfg, odt_wr_cfg;	unsigned char twr_clk, twtr_clk;	unsigned int sdram_type;	unsigned int memsize;	unsigned int law_size;	unsigned char caslat, caslat_ctrl;	unsigned int trfc, trfc_clk, trfc_low, trfc_high;	unsigned int trcd_clk, trtp_clk;	unsigned char cke_min_clk;	unsigned char add_lat, wr_lat;	unsigned char wr_data_delay;	unsigned char four_act;	unsigned char cpo;	unsigned char burstlen;	unsigned char odt_cfg, mode_odt_enable;	unsigned int max_bus_clk;	unsigned int max_data_rate, effective_data_rate;	unsigned int ddrc_clk;	unsigned int refresh_clk;	unsigned int sdram_cfg;	unsigned int ddrc_ecc_enable;	unsigned int pvr = get_pvr();	/* Read SPD parameters with I2C */	CFG_READ_SPD(SPD_EEPROM_ADDRESS, 0, 1, (uchar *) & spd, sizeof (spd));#ifdef SPD_DEBUG	spd_debug(&spd);#endif	/* Check the memory type */	if (spd.mem_type != SPD_MEMTYPE_DDR && spd.mem_type != SPD_MEMTYPE_DDR2) {		debug("DDR: Module mem type is %02X\n", spd.mem_type);		return 0;	}	/* Check the number of physical bank */	if (spd.mem_type == SPD_MEMTYPE_DDR) {		n_ranks = spd.nrows;	} else {		n_ranks = (spd.nrows & 0x7) + 1;	}	if (n_ranks > 2) {		printf("DDR: The number of physical bank is %02X\n", n_ranks);		return 0;	}	/* Check if the number of row of the module is in the range of DDRC */	if (spd.nrow_addr < 12 || spd.nrow_addr > 15) {		printf("DDR: Row number is out of range of DDRC, row=%02X\n",							 spd.nrow_addr);		return 0;	}	/* Check if the number of col of the module is in the range of DDRC */	if (spd.ncol_addr < 8 || spd.ncol_addr > 11) {		printf("DDR: Col number is out of range of DDRC, col=%02X\n",							 spd.ncol_addr);		return 0;	}#ifdef CFG_DDRCDR_VALUE	/*	 * Adjust DDR II IO voltage biasing.  It just makes it work.	 */	if(spd.mem_type == SPD_MEMTYPE_DDR2) {		immap->sysconf.ddrcdr = CFG_DDRCDR_VALUE;	}#endif	/*	 * ODT configuration recommendation from DDR Controller Chapter.	 */	odt_rd_cfg = 0;			/* Never assert ODT */	odt_wr_cfg = 0;			/* Never assert ODT */	if (spd.mem_type == SPD_MEMTYPE_DDR2) {		odt_wr_cfg = 1;		/* Assert ODT on writes to CSn */	}	/* Setup DDR chip select register */#ifdef CFG_83XX_DDR_USES_CS0	ddr->csbnds[0].csbnds = (banksize(spd.row_dens) >> 24) - 1;	ddr->cs_config[0] = ( 1 << 31			    | (odt_rd_cfg << 20)			    | (odt_wr_cfg << 16)			    | (spd.nrow_addr - 12) << 8			    | (spd.ncol_addr - 8) );	debug("\n");	debug("cs0_bnds = 0x%08x\n",ddr->csbnds[0].csbnds);	debug("cs0_config = 0x%08x\n",ddr->cs_config[0]);	if (n_ranks == 2) {		ddr->csbnds[1].csbnds = ( (banksize(spd.row_dens) >> 8)				  | ((banksize(spd.row_dens) >> 23) - 1) );		ddr->cs_config[1] = ( 1<<31				    | (odt_rd_cfg << 20)				    | (odt_wr_cfg << 16)				    | (spd.nrow_addr-12) << 8				    | (spd.ncol_addr-8) );		debug("cs1_bnds = 0x%08x\n",ddr->csbnds[1].csbnds);		debug("cs1_config = 0x%08x\n",ddr->cs_config[1]);	}#else	ddr->csbnds[2].csbnds = (banksize(spd.row_dens) >> 24) - 1;	ddr->cs_config[2] = ( 1 << 31			    | (odt_rd_cfg << 20)			    | (odt_wr_cfg << 16)			    | (spd.nrow_addr - 12) << 8			    | (spd.ncol_addr - 8) );	debug("\n");	debug("cs2_bnds = 0x%08x\n",ddr->csbnds[2].csbnds);	debug("cs2_config = 0x%08x\n",ddr->cs_config[2]);	if (n_ranks == 2) {		ddr->csbnds[3].csbnds = ( (banksize(spd.row_dens) >> 8)				  | ((banksize(spd.row_dens) >> 23) - 1) );		ddr->cs_config[3] = ( 1<<31				    | (odt_rd_cfg << 20)				    | (odt_wr_cfg << 16)				    | (spd.nrow_addr-12) << 8				    | (spd.ncol_addr-8) );		debug("cs3_bnds = 0x%08x\n",ddr->csbnds[3].csbnds);		debug("cs3_config = 0x%08x\n",ddr->cs_config[3]);	}#endif	/*	 * Figure out memory size in Megabytes.	 */	memsize = n_ranks * banksize(spd.row_dens) / 0x100000;	/*	 * First supported LAW size is 16M, at LAWAR_SIZE_16M == 23.	 */	law_size = 19 + __ilog2(memsize);	/*	 * Set up LAWBAR for all of DDR.	 */	ecm->bar = ((CFG_DDR_SDRAM_BASE>>12) & 0xfffff);	ecm->ar  = (LAWAR_EN | LAWAR_TRGT_IF_DDR | (LAWAR_SIZE & law_size));	debug("DDR:bar=0x%08x\n", ecm->bar);	debug("DDR:ar=0x%08x\n", ecm->ar);	/*	 * Find the largest CAS by locating the highest 1 bit	 * in the spd.cas_lat field.  Translate it to a DDR	 * controller field value:	 *	 *	CAS Lat	DDR I	DDR II	Ctrl	 *	Clocks	SPD Bit	SPD Bit	Value	 *	-------	-------	-------	-----	 *	1.0	0		0001	 *	1.5	1		0010	 *	2.0	2	2	0011	 *	2.5	3		0100	 *	3.0	4	3	0101	 *	3.5	5		0110	 *	4.0	6	4	0111	 *	4.5			1000	 *	5.0		5	1001	 */	caslat = __ilog2(spd.cas_lat);	if ((spd.mem_type == SPD_MEMTYPE_DDR)	    && (caslat > 6)) {		printf("DDR I: Invalid SPD CAS Latency: 0x%x.\n", spd.cas_lat);		return 0;	} else if (spd.mem_type == SPD_MEMTYPE_DDR2		   && (caslat < 2 || caslat > 5)) {		printf("DDR II: Invalid SPD CAS Latency: 0x%x.\n",		       spd.cas_lat);		return 0;	}	debug("DDR: caslat SPD bit is %d\n", caslat);	max_bus_clk = 1000 *10 / (((spd.clk_cycle & 0xF0) >> 4) * 10			+ (spd.clk_cycle & 0x0f));	max_data_rate = max_bus_clk * 2;	debug("DDR:Module maximum data rate is: %dMhz\n", max_data_rate);	ddrc_clk = gd->ddr_clk / 1000000;	effective_data_rate = 0;	if (max_data_rate >= 390 && max_data_rate < 460) { /* it is DDR 400 */		if (ddrc_clk <= 460 && ddrc_clk > 350) {			/* DDR controller clk at 350~460 */			effective_data_rate = 400; /* 5ns */			caslat = caslat;		} else if (ddrc_clk <= 350 && ddrc_clk > 280) {			/* DDR controller clk at 280~350 */			effective_data_rate = 333; /* 6ns */			if (spd.clk_cycle2 == 0x60)				caslat = caslat - 1;			else				caslat = caslat;		} else if (ddrc_clk <= 280 && ddrc_clk > 230) {			/* DDR controller clk at 230~280 */			effective_data_rate = 266; /* 7.5ns */			if (spd.clk_cycle3 == 0x75)				caslat = caslat - 2;			else if (spd.clk_cycle2 == 0x75)				caslat = caslat - 1;			else				caslat = caslat;		} else if (ddrc_clk <= 230 && ddrc_clk > 90) {			/* DDR controller clk at 90~230 */			effective_data_rate = 200; /* 10ns */			if (spd.clk_cycle3 == 0xa0)				caslat = caslat - 2;			else if (spd.clk_cycle2 == 0xa0)				caslat = caslat - 1;			else				caslat = caslat;		}	} else if (max_data_rate >= 323) { /* it is DDR 333 */		if (ddrc_clk <= 350 && ddrc_clk > 280) {			/* DDR controller clk at 280~350 */			effective_data_rate = 333; /* 6ns */			caslat = caslat;		} else if (ddrc_clk <= 280 && ddrc_clk > 230) {			/* DDR controller clk at 230~280 */			effective_data_rate = 266; /* 7.5ns */			if (spd.clk_cycle2 == 0x75)				caslat = caslat - 1;			else				caslat = caslat;		} else if (ddrc_clk <= 230 && ddrc_clk > 90) {			/* DDR controller clk at 90~230 */			effective_data_rate = 200; /* 10ns */			if (spd.clk_cycle3 == 0xa0)				caslat = caslat - 2;			else if (spd.clk_cycle2 == 0xa0)				caslat = caslat - 1;			else				caslat = caslat;		}	} else if (max_data_rate >= 256) { /* it is DDR 266 */		if (ddrc_clk <= 350 && ddrc_clk > 280) {			/* DDR controller clk at 280~350 */			printf("DDR: DDR controller freq is more than "				"max data rate of the module\n");			return 0;		} else if (ddrc_clk <= 280 && ddrc_clk > 230) {			/* DDR controller clk at 230~280 */			effective_data_rate = 266; /* 7.5ns */			caslat = caslat;		} else if (ddrc_clk <= 230 && ddrc_clk > 90) {			/* DDR controller clk at 90~230 */			effective_data_rate = 200; /* 10ns */			if (spd.clk_cycle2 == 0xa0)				caslat = caslat - 1;		}	} else if (max_data_rate >= 190) { /* it is DDR 200 */		if (ddrc_clk <= 350 && ddrc_clk > 230) {			/* DDR controller clk at 230~350 */			printf("DDR: DDR controller freq is more than "				"max data rate of the module\n");			return 0;		} else if (ddrc_clk <= 230 && ddrc_clk > 90) {			/* DDR controller clk at 90~230 */			effective_data_rate = 200; /* 10ns */			caslat = caslat;		}	}	debug("DDR:Effective data rate is: %dMhz\n", effective_data_rate);	debug("DDR:The MSB 1 of CAS Latency is: %d\n", caslat);	/*	 * Errata DDR6 work around: input enable 2 cycles earlier.	 * including MPC834x Rev1.0/1.1 and MPC8360 Rev1.1/1.2.	 */	if(PVR_MAJ(pvr) <= 1 && spd.mem_type == SPD_MEMTYPE_DDR){		if (caslat == 2)			ddr->debug_reg = 0x201c0000; /* CL=2 */		else if (caslat == 3)			ddr->debug_reg = 0x202c0000; /* CL=2.5 */		else if (caslat == 4)			ddr->debug_reg = 0x202c0000; /* CL=3.0 */		__asm__ __volatile__ ("sync");		debug("Errata DDR6 (debug_reg=0x%08x)\n", ddr->debug_reg);	}	/*	 * Convert caslat clocks to DDR controller value.	 * Force caslat_ctrl to be DDR Controller field-sized.	 */	if (spd.mem_type == SPD_MEMTYPE_DDR) {		caslat_ctrl = (caslat + 1) & 0x07;	} else {		caslat_ctrl =  (2 * caslat - 1) & 0x0f;	}	debug("DDR: effective data rate is %d MHz\n", effective_data_rate);	debug("DDR: caslat SPD bit is %d, controller field is 0x%x\n",	      caslat, caslat_ctrl);	/*	 * Timing Config 0.	 * Avoid writing for DDR I.	 */	if (spd.mem_type == SPD_MEMTYPE_DDR2) {		unsigned char taxpd_clk = 8;		/* By the book. */		unsigned char tmrd_clk = 2;		/* By the book. */		unsigned char act_pd_exit = 2;		/* Empirical? */		unsigned char pre_pd_exit = 6;		/* Empirical? */		ddr->timing_cfg_0 = (0			| ((act_pd_exit & 0x7) << 20)	/* ACT_PD_EXIT */			| ((pre_pd_exit & 0x7) << 16)	/* PRE_PD_EXIT */			| ((taxpd_clk & 0xf) << 8)	/* ODT_PD_EXIT */			| ((tmrd_clk & 0xf) << 0)	/* MRS_CYC */			);		debug("DDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0);	}	/*	 * For DDR I, WRREC(Twr) and WRTORD(Twtr) are not in SPD,	 * use conservative value.	 * For DDR II, they are bytes 36 and 37, in quarter nanos.	 */

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?