📄 miba.tan.qmsg
字号:
{ "Warning" "WTAN_CLOCK_WILL_NOT_OPERATE" "clk 155 " "Warning: Circuit may not operate. Detected 155 non-operational path(s) clocked by clock \"clk\" with clock skew larger than data delay. See Compilation Report for details." { } { } 0 0 "Circuit may not operate. Detected %2!d! non-operational path(s) clocked by clock \"%1!s!\" with clock skew larger than data delay. See Compilation Report for details." 0 0}
{ "Info" "ITDB_FULL_NEGATIVE_HOLD_RESULT" "msecond:inst\|ensec msecond:inst\|ensec clk 1.93 ns " "Info: Found hold time violation between source pin or register \"msecond:inst\|ensec\" and destination pin or register \"msecond:inst\|ensec\" for clock \"clk\" (Hold time is 1.93 ns)" { { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "3.165 ns + Largest " "Info: + Largest clock skew is 3.165 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 18.386 ns + Longest register " "Info: + Longest clock path from clock \"clk\" to destination register is 18.386 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns clk 1 CLK PIN_2 35 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_2; Fanout = 35; CLK Node = 'clk'" { } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "miba" "UNKNOWN" "V1" "D:/miaobiao/db/miba.quartus_db" { Floorplan "D:/miaobiao/" "" "" { clk } "NODE_NAME" } "" } } { "miba.bdf" "" { Schematic "D:/miaobiao/miba.bdf" { { 16 -104 64 32 "clk" "" } } } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(6.026 ns) + CELL(0.935 ns) 8.430 ns fenpin:inst10\|enter\[22\] 2 REG LC_X26_Y12_N2 4 " "Info: 2: + IC(6.026 ns) + CELL(0.935 ns) = 8.430 ns; Loc. = LC_X26_Y12_N2; Fanout = 4; REG Node = 'fenpin:inst10\|enter\[22\]'" { } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "miba" "UNKNOWN" "V1" "D:/miaobiao/db/miba.quartus_db" { Floorplan "D:/miaobiao/" "" "6.961 ns" { clk fenpin:inst10|enter[22] } "NODE_NAME" } "" } } { "fenpin.vhd" "" { Text "D:/miaobiao/fenpin.vhd" 15 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.523 ns) + CELL(0.590 ns) 9.543 ns rtl~426 3 COMB LC_X26_Y12_N9 1 " "Info: 3: + IC(0.523 ns) + CELL(0.590 ns) = 9.543 ns; Loc. = LC_X26_Y12_N9; Fanout = 1; COMB Node = 'rtl~426'" { } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "miba" "UNKNOWN" "V1" "D:/miaobiao/db/miba.quartus_db" { Floorplan "D:/miaobiao/" "" "1.113 ns" { fenpin:inst10|enter[22] rtl~426 } "NODE_NAME" } "" } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.402 ns) + CELL(0.590 ns) 11.535 ns rtl~428 4 COMB LC_X27_Y13_N2 1 " "Info: 4: + IC(1.402 ns) + CELL(0.590 ns) = 11.535 ns; Loc. = LC_X27_Y13_N2; Fanout = 1; COMB Node = 'rtl~428'" { } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "miba" "UNKNOWN" "V1" "D:/miaobiao/db/miba.quartus_db" { Floorplan "D:/miaobiao/" "" "1.992 ns" { rtl~426 rtl~428 } "NODE_NAME" } "" } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.443 ns) + CELL(0.292 ns) 12.270 ns rtl~6 5 COMB LC_X27_Y13_N8 12 " "Info: 5: + IC(0.443 ns) + CELL(0.292 ns) = 12.270 ns; Loc. = LC_X27_Y13_N8; Fanout = 12; COMB Node = 'rtl~6'" { } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "miba" "UNKNOWN" "V1" "D:/miaobiao/db/miba.quartus_db" { Floorplan "D:/miaobiao/" "" "0.735 ns" { rtl~428 rtl~6 } "NODE_NAME" } "" } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(5.405 ns) + CELL(0.711 ns) 18.386 ns msecond:inst\|ensec 6 REG LC_X11_Y21_N8 9 " "Info: 6: + IC(5.405 ns) + CELL(0.711 ns) = 18.386 ns; Loc. = LC_X11_Y21_N8; Fanout = 9; REG Node = 'msecond:inst\|ensec'" { } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "miba" "UNKNOWN" "V1" "D:/miaobiao/db/miba.quartus_db" { Floorplan "D:/miaobiao/" "" "6.116 ns" { rtl~6 msecond:inst|ensec } "NODE_NAME" } "" } } { "msecond.vhd" "" { Text "D:/miaobiao/msecond.vhd" 7 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "4.587 ns ( 24.95 % ) " "Info: Total cell delay = 4.587 ns ( 24.95 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "13.799 ns ( 75.05 % ) " "Info: Total interconnect delay = 13.799 ns ( 75.05 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0} } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "miba" "UNKNOWN" "V1" "D:/miaobiao/db/miba.quartus_db" { Floorplan "D:/miaobiao/" "" "18.386 ns" { clk fenpin:inst10|enter[22] rtl~426 rtl~428 rtl~6 msecond:inst|ensec } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "18.386 ns" { clk clk~out0 fenpin:inst10|enter[22] rtl~426 rtl~428 rtl~6 msecond:inst|ensec } { 0.000ns 0.000ns 6.026ns 0.523ns 1.402ns 0.443ns 5.405ns } { 0.000ns 1.469ns 0.935ns 0.590ns 0.590ns 0.292ns 0.711ns } } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 15.221 ns - Shortest register " "Info: - Shortest clock path from clock \"clk\" to source register is 15.221 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns clk 1 CLK PIN_2 35 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_2; Fanout = 35; CLK Node = 'clk'" { } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "miba" "UNKNOWN" "V1" "D:/miaobiao/db/miba.quartus_db" { Floorplan "D:/miaobiao/" "" "" { clk } "NODE_NAME" } "" } } { "miba.bdf" "" { Schematic "D:/miaobiao/miba.bdf" { { 16 -104 64 32 "clk" "" } } } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(6.027 ns) + CELL(0.935 ns) 8.431 ns fenpin:inst10\|enter\[13\] 2 REG LC_X27_Y13_N7 4 " "Info: 2: + IC(6.027 ns) + CELL(0.935 ns) = 8.431 ns; Loc. = LC_X27_Y13_N7; Fanout = 4; REG Node = 'fenpin:inst10\|enter\[13\]'" { } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "miba" "UNKNOWN" "V1" "D:/miaobiao/db/miba.quartus_db" { Floorplan "D:/miaobiao/" "" "6.962 ns" { clk fenpin:inst10|enter[13] } "NODE_NAME" } "" } } { "fenpin.vhd" "" { Text "D:/miaobiao/fenpin.vhd" 15 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.378 ns) 8.809 ns rtl~431 3 COMB LC_X27_Y13_N7 1 " "Info: 3: + IC(0.000 ns) + CELL(0.378 ns) = 8.809 ns; Loc. = LC_X27_Y13_N7; Fanout = 1; COMB Node = 'rtl~431'" { } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "miba" "UNKNOWN" "V1" "D:/miaobiao/db/miba.quartus_db" { Floorplan "D:/miaobiao/" "" "0.378 ns" { fenpin:inst10|enter[13] rtl~431 } "NODE_NAME" } "" } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.182 ns) + CELL(0.114 ns) 9.105 ns rtl~6 4 COMB LC_X27_Y13_N8 12 " "Info: 4: + IC(0.182 ns) + CELL(0.114 ns) = 9.105 ns; Loc. = LC_X27_Y13_N8; Fanout = 12; COMB Node = 'rtl~6'" { } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "miba" "UNKNOWN" "V1" "D:/miaobiao/db/miba.quartus_db" { Floorplan "D:/miaobiao/" "" "0.296 ns" { rtl~431 rtl~6 } "NODE_NAME" } "" } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(5.405 ns) + CELL(0.711 ns) 15.221 ns msecond:inst\|ensec 5 REG LC_X11_Y21_N8 9 " "Info: 5: + IC(5.405 ns) + CELL(0.711 ns) = 15.221 ns; Loc. = LC_X11_Y21_N8; Fanout = 9; REG Node = 'msecond:inst\|ensec'" { } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "miba" "UNKNOWN" "V1" "D:/miaobiao/db/miba.quartus_db" { Floorplan "D:/miaobiao/" "" "6.116 ns" { rtl~6 msecond:inst|ensec } "NODE_NAME" } "" } } { "msecond.vhd" "" { Text "D:/miaobiao/msecond.vhd" 7 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.607 ns ( 23.70 % ) " "Info: Total cell delay = 3.607 ns ( 23.70 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "11.614 ns ( 76.30 % ) " "Info: Total interconnect delay = 11.614 ns ( 76.30 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0} } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "miba" "UNKNOWN" "V1" "D:/miaobiao/db/miba.quartus_db" { Floorplan "D:/miaobiao/" "" "15.221 ns" { clk fenpin:inst10|enter[13] rtl~431 rtl~6 msecond:inst|ensec } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "15.221 ns" { clk clk~out0 fenpin:inst10|enter[13] rtl~431 rtl~6 msecond:inst|ensec } { 0.000ns 0.000ns 6.027ns 0.000ns 0.182ns 5.405ns } { 0.000ns 1.469ns 0.935ns 0.378ns 0.114ns 0.711ns } } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0} } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "miba" "UNKNOWN" "V1" "D:/miaobiao/db/miba.quartus_db" { Floorplan "D:/miaobiao/" "" "18.386 ns" { clk fenpin:inst10|enter[22] rtl~426 rtl~428 rtl~6 msecond:inst|ensec } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "18.386 ns" { clk clk~out0 fenpin:inst10|enter[22] rtl~426 rtl~428 rtl~6 msecond:inst|ensec } { 0.000ns 0.000ns 6.026ns 0.523ns 1.402ns 0.443ns 5.405ns } { 0.000ns 1.469ns 0.935ns 0.590ns 0.590ns 0.292ns 0.711ns } } } { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "miba" "UNKNOWN" "V1" "D:/miaobiao/db/miba.quartus_db" { Floorplan "D:/miaobiao/" "" "15.221 ns" { clk fenpin:inst10|enter[13] rtl~431 rtl~6 msecond:inst|ensec } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "15.221 ns" { clk clk~out0 fenpin:inst10|enter[13] rtl~431 rtl~6 msecond:inst|ensec } { 0.000ns 0.000ns 6.027ns 0.000ns 0.182ns 5.405ns } { 0.000ns 1.469ns 0.935ns 0.378ns 0.114ns 0.711ns } } } } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.224 ns - " "Info: - Micro clock to output delay of source is 0.224 ns" { } { { "msecond.vhd" "" { Text "D:/miaobiao/msecond.vhd" 7 -1 0 } } } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "1.026 ns - Shortest register register " "Info: - Shortest register to register delay is 1.026 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns msecond:inst\|ensec 1 REG LC_X11_Y21_N8 9 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X11_Y21_N8; Fanout = 9; REG Node = 'msecond:inst\|ensec'" { } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "miba" "UNKNOWN" "V1" "D:/miaobiao/db/miba.quartus_db" { Floorplan "D:/miaobiao/" "" "" { msecond:inst|ensec } "NODE_NAME" } "" } } { "msecond.vhd" "" { Text "D:/miaobiao/msecond.vhd" 7 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.548 ns) + CELL(0.478 ns) 1.026 ns msecond:inst\|ensec 2 REG LC_X11_Y21_N8 9 " "Info: 2: + IC(0.548 ns) + CELL(0.478 ns) = 1.026 ns; Loc. = LC_X11_Y21_N8; Fanout = 9; REG Node = 'msecond:inst\|ensec'" { } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "miba" "UNKNOWN" "V1" "D:/miaobiao/db/miba.quartus_db" { Floorplan "D:/miaobiao/" "" "1.026 ns" { msecond:inst|ensec msecond:inst|ensec } "NODE_NAME" } "" } } { "msecond.vhd" "" { Text "D:/miaobiao/msecond.vhd" 7 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.478 ns ( 46.59 % ) " "Info: Total cell delay = 0.478 ns ( 46.59 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.548 ns ( 53.41 % ) " "Info: Total interconnect delay = 0.548 ns ( 53.41 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0} } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "miba" "UNKNOWN" "V1" "D:/miaobiao/db/miba.quartus_db" { Floorplan "D:/miaobiao/" "" "1.026 ns" { msecond:inst|ensec msecond:inst|ensec } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "1.026 ns" { msecond:inst|ensec msecond:inst|ensec } { 0.000ns 0.548ns } { 0.000ns 0.478ns } } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0} { "Info" "ITDB_FULL_TH_DELAY" "0.015 ns + " "Info: + Micro hold delay of destination is 0.015 ns" { } { { "msecond.vhd" "" { Text "D:/miaobiao/msecond.vhd" 7 -1 0 } } } 0 0 "%2!c! Micro hold delay of destination is %1!s!" 0 0} } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "miba" "UNKNOWN" "V1" "D:/miaobiao/db/miba.quartus_db" { Floorplan "D:/miaobiao/" "" "18.386 ns" { clk fenpin:inst10|enter[22] rtl~426 rtl~428 rtl~6 msecond:inst|ensec } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "18.386 ns" { clk clk~out0 fenpin:inst10|enter[22] rtl~426 rtl~428 rtl~6 msecond:inst|ensec } { 0.000ns 0.000ns 6.026ns 0.523ns 1.402ns 0.443ns 5.405ns } { 0.000ns 1.469ns 0.935ns 0.590ns 0.590ns 0.292ns 0.711ns } } } { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "miba" "UNKNOWN" "V1" "D:/miaobiao/db/miba.quartus_db" { Floorplan "D:/miaobiao/" "" "15.221 ns" { clk fenpin:inst10|enter[13] rtl~431 rtl~6 msecond:inst|ensec } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "15.221 ns" { clk clk~out0 fenpin:inst10|enter[13] rtl~431 rtl~6 msecond:inst|ensec } { 0.000ns 0.000ns 6.027ns 0.000ns 0.182ns 5.405ns } { 0.000ns 1.469ns 0.935ns 0.378ns 0.114ns 0.711ns } } } { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "miba" "UNKNOWN" "V1" "D:/miaobiao/db/miba.quartus_db" { Floorplan "D:/miaobiao/" "" "1.026 ns" { msecond:inst|ensec msecond:inst|ensec } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "1.026 ns" { msecond:inst|ensec msecond:inst|ensec } { 0.000ns 0.548ns } { 0.000ns 0.478ns } } } } 0 0 "Found hold time violation between source pin or register \"%1!s!\" and destination pin or register \"%2!s!\" for clock \"%3!s!\" (Hold time is %4!s!)" 0 0}
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -