⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 dds.sta.rpt

📁 数字信号源
💻 RPT
📖 第 1 页 / 共 4 页
字号:
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|q_a[2]                          ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|q_a[2]                          ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|q_a[3]                          ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|q_a[3]                          ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a0~porta_address_reg0 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a0~porta_address_reg0 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a0~porta_address_reg1 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a0~porta_address_reg1 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a0~porta_address_reg2 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a0~porta_address_reg2 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a0~porta_address_reg3 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a0~porta_address_reg3 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a0~porta_address_reg4 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a0~porta_address_reg4 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a0~porta_address_reg5 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a0~porta_address_reg5 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a0~porta_address_reg6 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a0~porta_address_reg6 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a0~porta_address_reg7 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a0~porta_address_reg7 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a0~porta_address_reg8 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a0~porta_address_reg8 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a0~porta_address_reg9 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a0~porta_address_reg9 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|q_a[8]                          ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|q_a[8]                          ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|q_a[9]                          ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|q_a[9]                          ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|q_a[10]                         ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|q_a[10]                         ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|q_a[11]                         ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|q_a[11]                         ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a8~porta_address_reg0 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a8~porta_address_reg0 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a8~porta_address_reg1 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a8~porta_address_reg1 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a8~porta_address_reg2 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a8~porta_address_reg2 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a8~porta_address_reg3 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a8~porta_address_reg3 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a8~porta_address_reg4 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a8~porta_address_reg4 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|q_a[4]                          ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|q_a[4]                          ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|q_a[5]                          ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|q_a[5]                          ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|q_a[6]                          ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|q_a[6]                          ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|q_a[7]                          ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|q_a[7]                          ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|ram_block1a4~porta_address_reg0 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|ram_block1a4~porta_address_reg0 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|ram_block1a4~porta_address_reg1 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|ram_block1a4~porta_address_reg1 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|ram_block1a4~porta_address_reg2 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|ram_block1a4~porta_address_reg2 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|ram_block1a4~porta_address_reg3 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|ram_block1a4~porta_address_reg3 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|ram_block1a4~porta_address_reg4 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|ram_block1a4~porta_address_reg4 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|ram_block1a4~porta_address_reg5 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|ram_block1a4~porta_address_reg5 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|ram_block1a4~porta_address_reg6 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|ram_block1a4~porta_address_reg6 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|ram_block1a4~porta_address_reg7 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|ram_block1a4~porta_address_reg7 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|q_a[0]                          ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|q_a[0]                          ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|q_a[1]                          ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|q_a[1]                          ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|q_a[2]                          ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_cose:cose1|altsyncram:altsyncram_component|altsyncram_2571:auto_generated|q_a[2]                          ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|q_a[4]                          ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|q_a[4]                          ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|q_a[5]                          ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|q_a[5]                          ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|q_a[6]                          ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|q_a[6]                          ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|q_a[7]                          ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|q_a[7]                          ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a4~porta_address_reg0 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a4~porta_address_reg0 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a4~porta_address_reg1 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a4~porta_address_reg1 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a4~porta_address_reg2 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a4~porta_address_reg2 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a4~porta_address_reg3 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a4~porta_address_reg3 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a4~porta_address_reg4 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a4~porta_address_reg4 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a4~porta_address_reg5 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a4~porta_address_reg5 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a4~porta_address_reg6 ;
; -0.815 ; 0.500        ; 1.315          ; Low    ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a4~porta_address_reg6 ;
; -0.815 ; 0.500        ; 1.315          ; High   ; clk   ; Rise       ; rom_sine:sine1|altsyncram:altsyncram_component|altsyncram_7571:auto_generated|ram_block1a4~porta_address_reg7 ;
+--------+--------------+----------------+--------+-------+------------+---------------------------------------------------------------------------------------------------------------+


+--------------------------------+
; Fast Model Setup Summary       ;
+-------+--------+---------------+
; Clock ; Slack  ; End Point TNS ;
+-------+--------+---------------+
; clk   ; -0.558 ; -10.430       ;
+-------+--------+---------------+


+-------------------------------+
; Fast Model Hold Summary       ;
+-------+-------+---------------+
; Clock ; Slack ; End Point TNS ;
+-------+-------+---------------+
; clk   ; 0.365 ; 0.000         ;
+-------+-------+---------------+


-------------------------------
; Fast Model Recovery Summary ;
-------------------------------
No paths to report.


⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -