📄 dds.flow.rpt
字号:
Flow report for dds
Fri Nov 28 15:54:10 2008
Quartus II Version 7.2 Build 151 09/26/2007 SJ Web Edition
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Flow Summary
3. Flow Settings
4. Flow Non-Default Global Settings
5. Flow Elapsed Time
6. Flow Log
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2007 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files from any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+--------------------------------------------------------------------------+
; Flow Summary ;
+--------------------------------+-----------------------------------------+
; Flow Status ; Successful - Fri Nov 28 15:54:10 2008 ;
; Quartus II Version ; 7.2 Build 151 09/26/2007 SJ Web Edition ;
; Revision Name ; dds ;
; Top-level Entity Name ; dds ;
; Family ; Arria GX ;
; Device ; EP1AGX60DF780C6 ;
; Timing Models ; Final ;
; Met timing requirements ; N/A ;
; Logic utilization ; < 1 % ;
; Combinational ALUTs ; 32 / 48,080 ( < 1 % ) ;
; Dedicated logic registers ; 96 / 48,080 ( < 1 % ) ;
; Total registers ; 96 ;
; Total pins ; 68 / 395 ( 17 % ) ;
; Total virtual pins ; 0 ;
; Total block memory bits ; 32,768 / 2,528,640 ( 1 % ) ;
; DSP block 9-bit elements ; 0 / 256 ( 0 % ) ;
; Total PLLs ; 0 / 4 ( 0 % ) ;
; Total DLLs ; 0 / 2 ( 0 % ) ;
; Total GXB Receiver Channels ; 0 / 8 ( 0 % ) ;
; Total GXB Transmitter Channels ; 0 / 8 ( 0 % ) ;
+--------------------------------+-----------------------------------------+
+-----------------------------------------+
; Flow Settings ;
+-------------------+---------------------+
; Option ; Setting ;
+-------------------+---------------------+
; Start date & time ; 11/28/2008 15:52:51 ;
; Main task ; Compilation ;
; Revision Name ; dds ;
+-------------------+---------------------+
+--------------------------------------------------------------------------------------------------------+
; Flow Non-Default Global Settings ;
+------------------------------------+--------------------+---------------+-------------+----------------+
; Assignment Name ; Value ; Default Value ; Entity Name ; Section Id ;
+------------------------------------+--------------------+---------------+-------------+----------------+
; EDA_OUTPUT_DATA_FORMAT ; Verilog ; -- ; -- ; eda_simulation ;
; EDA_SIMULATION_TOOL ; ModelSim (Verilog) ; <None> ; -- ; -- ;
; EDA_TIME_SCALE ; 1 ps ; -- ; -- ; eda_simulation ;
; ENABLE_SIGNALTAP ; Off ; -- ; -- ; -- ;
; MAX_CORE_JUNCTION_TEMP ; 85 ; -- ; -- ; -- ;
; MIN_CORE_JUNCTION_TEMP ; 0 ; -- ; -- ; -- ;
; PARTITION_COLOR ; 2147039 ; -- ; -- ; Top ;
; PARTITION_NETLIST_TYPE ; SOURCE ; -- ; -- ; Top ;
; USE_GENERATED_PHYSICAL_CONSTRAINTS ; Off ; -- ; -- ; eda_palace ;
+------------------------------------+--------------------+---------------+-------------+----------------+
+--------------------------------------------------------------------+
; Flow Elapsed Time ;
+---------------------------+--------------+-------------------------+
; Module Name ; Elapsed Time ; Average Processors Used ;
+---------------------------+--------------+-------------------------+
; Analysis & Synthesis ; 00:00:05 ; 1.0 ;
; Fitter ; 00:00:30 ; 1.0 ;
; Assembler ; 00:00:27 ; 1.0 ;
; TimeQuest Timing Analyzer ; 00:00:05 ; 1.0 ;
; EDA Netlist Writer ; 00:00:03 ; 1.0 ;
; Total ; 00:01:10 ; -- ;
+---------------------------+--------------+-------------------------+
------------
; Flow Log ;
------------
quartus_map --read_settings_files=on --write_settings_files=off dds -c dds
quartus_fit --read_settings_files=off --write_settings_files=off dds -c dds
quartus_asm --read_settings_files=off --write_settings_files=off dds -c dds
quartus_sta dds -c dds
quartus_eda --read_settings_files=off --write_settings_files=off dds -c dds
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -