📄 second.rpt
字号:
Project Information d:\zzr\eda\shizhong\second.rpt
MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 04/06/2009 20:20:13
Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
SECOND
** DEVICE SUMMARY **
Chip/ Input Output Bidir Memory Memory LCs
POF Device Pins Pins Pins Bits % Utilized LCs % Utilized
second EP1K10TC100-1 3 9 0 0 0 % 18 3 %
User Pins: 3 9 0
Project Information d:\zzr\eda\shizhong\second.rpt
** PROJECT TIMING MESSAGES **
Warning: Timing characteristics of device EP1K10TC100-1 are preliminary
Project Information d:\zzr\eda\shizhong\second.rpt
** FILE HIERARCHY **
|lpm_add_sub:281|
|lpm_add_sub:281|addcore:adder|
|lpm_add_sub:281|altshift:result_ext_latency_ffs|
|lpm_add_sub:281|altshift:carry_ext_latency_ffs|
|lpm_add_sub:281|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:409|
|lpm_add_sub:409|addcore:adder|
|lpm_add_sub:409|altshift:result_ext_latency_ffs|
|lpm_add_sub:409|altshift:carry_ext_latency_ffs|
|lpm_add_sub:409|altshift:oflow_ext_latency_ffs|
Device-Specific Information: d:\zzr\eda\shizhong\second.rpt
second
***** Logic for device 'second' compiled without errors.
Device: EP1K10TC100-1
ACEX 1K Configuration Scheme: Passive Serial
Device Options:
User-Supplied Start-Up Clock = OFF
Auto-Restart Configuration on Frame Error = OFF
Release Clears Before Tri-States = OFF
Enable Chip_Wide Reset = OFF
Enable Chip-Wide Output Enable = OFF
Enable INIT_DONE Output = OFF
JTAG User Code = 7f
MultiVolt I/O = OFF
Enable Lock Output = OFF
R R R R R R R R R R R R R R R
E E E E E E E E E E E E E E E
S S S S S S V S S S S S S S S S ^
E E E E E E C E E E V E E E E E E D
# R R R R R R C R R R C R R R R R R A
T V V V V G V V I G G G G S V V V C V V V V V V T
C E E E E N E E N N N N N H E E E I E E E E E E A
K D D D D D D D T D D D D 0 D D D O D D D D D D 0
----------------------------------------------------_
/ 100 98 96 94 92 90 88 86 84 82 80 78 76 |_
/ 99 97 95 93 91 89 87 85 83 81 79 77 |
^CONF_DONE | 1 75 | ^DCLK
^nCEO | 2 74 | ^nCE
#TDO | 3 73 | #TDI
VCCIO | 4 72 | VCCINT
RESERVED | 5 71 | RESERVED
RESERVED | 6 70 | RESERVED
RESERVED | 7 69 | RESERVED
RESERVED | 8 68 | RESERVED
RESERVED | 9 67 | VCCIO
RESERVED | 10 66 | GND
GND | 11 65 | RESERVED
VCCINT | 12 64 | SL1
RESERVED | 13 EP1K10TC100-1 63 | SL3
RESERVED | 14 62 | SL0
RESERVED | 15 61 | SL2
RESERVED | 16 60 | VCCINT
VCCIO | 17 59 | GND
GND | 18 58 | SH1
RESERVED | 19 57 | CO
RESERVED | 20 56 | SH2
RESERVED | 21 55 | SH3
RESERVED | 22 54 | ^MSEL0
RESERVED | 23 53 | ^MSEL1
#TMS | 24 52 | VCCINT
^nSTATUS | 25 51 | ^nCONFIG
| 27 29 31 33 35 37 39 41 43 45 47 49 _|
\ 26 28 30 32 34 36 38 40 42 44 46 48 50 |
\-----------------------------------------------------
R R R R R R R R R V G V R C E G G R V R R R R R R
E E E E E E E E E C N C d P N N N E C E E E E E E
S S S S S S S S S C D C D D S C S S S S S S
E E E E E E E E E I _ _ E I E E E E E E
R R R R R R R R R N C C R O R R R R R R
V V V V V V V V V T K K V V V V V V V
E E E E E E E E E L L E E E E E E E
D D D D D D D D D K K D D D D D D D
N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant.
Device-Specific Information: d:\zzr\eda\shizhong\second.rpt
second
** RESOURCE USAGE **
Logic Column Row
Array Interconnect Interconnect Clears/ External
Block Logic Cells Driven Driven Clocks Presets Interconnect
B12 8/ 8(100%) 2/ 8( 25%) 4/ 8( 50%) 1/2 1/2 1/22( 4%)
C6 8/ 8(100%) 0/ 8( 0%) 4/ 8( 50%) 1/2 1/2 4/22( 18%)
C10 2/ 8( 25%) 0/ 8( 0%) 2/ 8( 25%) 0/2 0/2 3/22( 13%)
Embedded Column Row
Array Embedded Interconnect Interconnect Read/ External
Block Cells Driven Driven Clocks Write Interconnect
Total dedicated input pins used: 3/6 ( 50%)
Total I/O pins used: 9/60 ( 15%)
Total logic cells used: 18/576 ( 3%)
Total embedded cells used: 0/48 ( 0%)
Total EABs used: 0/3 ( 0%)
Average fan-in: 3.38/4 ( 84%)
Total fan-in: 61/2304 ( 2%)
Total input pins required: 3
Total input I/O cell registers required: 0
Total output pins required: 9
Total output I/O cell registers required: 0
Total buried I/O cell registers required: 0
Total bidirectional pins required: 0
Total reserved pins required 0
Total logic cells required: 18
Total flipflops required: 8
Total packed registers required: 0
Total logic cells in carry chains: 0
Total number of carry chains: 0
Total logic cells in cascade chains: 0
Total number of cascade chains: 0
Total single-pin Clock Enables required: 0
Total single-pin Output Enables required: 0
Synthesized logic cells: 1/ 576 ( 0%)
Logic Cell and Embedded Cell Counts
Column: 01 02 03 04 05 06 07 08 09 10 11 12 EA 13 14 15 16 17 18 19 20 21 22 23 24 Total(LC/EC)
A: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
B: 0 0 0 0 0 0 0 0 0 0 0 8 0 0 0 0 0 0 0 0 0 0 0 0 0 8/0
C: 0 0 0 0 0 8 0 0 0 2 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 10/0
Total: 0 0 0 0 0 8 0 0 0 2 0 8 0 0 0 0 0 0 0 0 0 0 0 0 0 18/0
Device-Specific Information: d:\zzr\eda\shizhong\second.rpt
second
** INPUTS **
Fan-In Fan-Out
Pin LC EC Row Col Primitive Code INP FBK OUT FBK Name
39 - - - -- INPUT G ^ 0 0 0 0 CP
40 - - - -- INPUT ^ 0 0 0 9 EN
38 - - - -- INPUT G ^ 0 0 0 0 Rd
Code:
s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.
Device-Specific Information: d:\zzr\eda\shizhong\second.rpt
second
** OUTPUTS **
Fed By Fed By Fan-In Fan-Out
Pin LC EC Row Col Primitive Code INP FBK OUT FBK Name
57 - - C -- OUTPUT 0 1 0 0 CO
87 - - - 12 OUTPUT 0 1 0 0 SH0
58 - - C -- OUTPUT 0 1 0 0 SH1
56 - - C -- OUTPUT 0 1 0 0 SH2
55 - - C -- OUTPUT 0 1 0 0 SH3
62 - - B -- OUTPUT 0 1 0 0 SL0
64 - - B -- OUTPUT 0 1 0 0 SL1
61 - - B -- OUTPUT 0 1 0 0 SL2
63 - - B -- OUTPUT 0 1 0 0 SL3
Code:
s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
Device-Specific Information: d:\zzr\eda\shizhong\second.rpt
second
** BURIED LOGIC **
Fan-In Fan-Out
IOC LC EC Row Col Primitive Code INP FBK OUT FBK Name
- 6 - C 06 AND2 0 2 0 1 |LPM_ADD_SUB:281|addcore:adder|:59
- 4 - B 12 AND2 0 2 0 1 |LPM_ADD_SUB:409|addcore:adder|:59
- 5 - B 12 OR2 0 4 0 1 |LPM_ADD_SUB:409|addcore:adder|:77
- 7 - C 06 DFFE + 1 2 1 2 QN7 (:13)
- 5 - C 06 DFFE + 1 2 1 3 QN6 (:14)
- 1 - C 06 DFFE + 1 2 1 4 QN5 (:15)
- 1 - B 12 DFFE + 1 1 1 4 QN4 (:16)
- 3 - B 12 DFFE + 1 2 1 2 QN3 (:17)
- 8 - B 12 DFFE + 1 2 1 2 QN2 (:18)
- 2 - B 12 DFFE + 1 2 1 3 QN1 (:19)
- 6 - B 12 DFFE + 1 0 1 4 QN0 (:20)
- 7 - B 12 OR2 ! 0 4 0 9 :109
- 3 - C 06 OR2 ! 0 4 0 2 :179
- 1 - C 10 AND2 s 0 2 0 3 ~456~1
- 8 - C 06 OR2 0 4 0 1 :456
- 4 - C 06 OR2 0 4 0 1 :462
- 2 - C 06 OR2 0 3 0 1 :468
- 2 - C 10 AND2 1 2 1 0 :606
Code:
s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
p = Packed register
Device-Specific Information: d:\zzr\eda\shizhong\second.rpt
second
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -