📄 reg32.rpt
字号:
-- Node name is 'dataout18'
-- Equation name is 'dataout18', type is output
dataout18 = _LC2_B4;
-- Node name is 'dataout19'
-- Equation name is 'dataout19', type is output
dataout19 = _LC6_B7;
-- Node name is 'dataout20'
-- Equation name is 'dataout20', type is output
dataout20 = _LC4_A9;
-- Node name is 'dataout21'
-- Equation name is 'dataout21', type is output
dataout21 = _LC2_A3;
-- Node name is 'dataout22'
-- Equation name is 'dataout22', type is output
dataout22 = _LC5_B5;
-- Node name is 'dataout23'
-- Equation name is 'dataout23', type is output
dataout23 = _LC2_A6;
-- Node name is 'dataout24'
-- Equation name is 'dataout24', type is output
dataout24 = _LC3_C21;
-- Node name is 'dataout25'
-- Equation name is 'dataout25', type is output
dataout25 = _LC7_B15;
-- Node name is 'dataout26'
-- Equation name is 'dataout26', type is output
dataout26 = _LC5_A13;
-- Node name is 'dataout27'
-- Equation name is 'dataout27', type is output
dataout27 = _LC1_B3;
-- Node name is 'dataout28'
-- Equation name is 'dataout28', type is output
dataout28 = _LC2_C19;
-- Node name is 'dataout29'
-- Equation name is 'dataout29', type is output
dataout29 = _LC4_A17;
-- Node name is 'dataout30'
-- Equation name is 'dataout30', type is output
dataout30 = _LC5_A11;
-- Node name is 'dataout31'
-- Equation name is 'dataout31', type is output
dataout31 = _LC1_C7;
-- Node name is ':34'
-- Equation name is '_LC1_C7', type is buried
_LC1_C7 = DFFE( datain31, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':36'
-- Equation name is '_LC5_A11', type is buried
_LC5_A11 = DFFE( datain30, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':38'
-- Equation name is '_LC4_A17', type is buried
_LC4_A17 = DFFE( datain29, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':40'
-- Equation name is '_LC2_C19', type is buried
_LC2_C19 = DFFE( datain28, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':42'
-- Equation name is '_LC1_B3', type is buried
_LC1_B3 = DFFE( datain27, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':44'
-- Equation name is '_LC5_A13', type is buried
_LC5_A13 = DFFE( datain26, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':46'
-- Equation name is '_LC7_B15', type is buried
_LC7_B15 = DFFE( datain25, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':48'
-- Equation name is '_LC3_C21', type is buried
_LC3_C21 = DFFE( datain24, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':50'
-- Equation name is '_LC2_A6', type is buried
_LC2_A6 = DFFE( datain23, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':52'
-- Equation name is '_LC5_B5', type is buried
_LC5_B5 = DFFE( datain22, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':54'
-- Equation name is '_LC2_A3', type is buried
_LC2_A3 = DFFE( datain21, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':56'
-- Equation name is '_LC4_A9', type is buried
_LC4_A9 = DFFE( datain20, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':58'
-- Equation name is '_LC6_B7', type is buried
_LC6_B7 = DFFE( datain19, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':60'
-- Equation name is '_LC2_B4', type is buried
_LC2_B4 = DFFE( datain18, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':62'
-- Equation name is '_LC1_B18', type is buried
_LC1_B18 = DFFE( datain17, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':64'
-- Equation name is '_LC4_C19', type is buried
_LC4_C19 = DFFE( datain16, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':66'
-- Equation name is '_LC8_A4', type is buried
_LC8_A4 = DFFE( datain15, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':68'
-- Equation name is '_LC2_C6', type is buried
_LC2_C6 = DFFE( datain14, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':70'
-- Equation name is '_LC1_A21', type is buried
_LC1_A21 = DFFE( datain13, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':72'
-- Equation name is '_LC1_C18', type is buried
_LC1_C18 = DFFE( datain12, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':74'
-- Equation name is '_LC4_B6', type is buried
_LC4_B6 = DFFE( datain11, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':76'
-- Equation name is '_LC4_B17', type is buried
_LC4_B17 = DFFE( datain10, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':78'
-- Equation name is '_LC2_C17', type is buried
_LC2_C17 = DFFE( datain9, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':80'
-- Equation name is '_LC5_C3', type is buried
_LC5_C3 = DFFE( datain8, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':82'
-- Equation name is '_LC5_C19', type is buried
_LC5_C19 = DFFE( datain7, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':84'
-- Equation name is '_LC7_C22', type is buried
_LC7_C22 = DFFE( datain6, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':86'
-- Equation name is '_LC7_A19', type is buried
_LC7_A19 = DFFE( datain5, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':88'
-- Equation name is '_LC2_B2', type is buried
_LC2_B2 = DFFE( datain4, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':90'
-- Equation name is '_LC8_B6', type is buried
_LC8_B6 = DFFE( datain3, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':92'
-- Equation name is '_LC5_B17', type is buried
_LC5_B17 = DFFE( datain2, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':94'
-- Equation name is '_LC4_A3', type is buried
_LC4_A3 = DFFE( datain1, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':96'
-- Equation name is '_LC1_A22', type is buried
_LC1_A22 = DFFE( datain0, GLOBAL( load), VCC, VCC, VCC);
Project Information e:\eda\last\reg32.rpt
** COMPILATION SETTINGS & TIMES **
Processing Menu Commands
------------------------
Design Doctor = off
Logic Synthesis:
Synthesis Type Used = Multi-Level
Default Synthesis Style = NORMAL
Logic option settings in 'NORMAL' style for 'FLEX10K' family
CARRY_CHAIN = ignore
CARRY_CHAIN_LENGTH = 32
CASCADE_CHAIN = ignore
CASCADE_CHAIN_LENGTH = 2
DECOMPOSE_GATES = on
DUPLICATE_LOGIC_EXTRACTION = on
MINIMIZATION = full
MULTI_LEVEL_FACTORING = on
NOT_GATE_PUSH_BACK = on
REDUCE_LOGIC = on
REFACTORIZATION = on
REGISTER_OPTIMIZATION = on
RESYNTHESIZE_NETWORK = on
SLOW_SLEW_RATE = off
SUBFACTOR_EXTRACTION = on
IGNORE_SOFT_BUFFERS = on
USE_LPM_FOR_AHDL_OPERATORS = off
Other logic synthesis settings:
Automatic Global Clock = on
Automatic Global Clear = on
Automatic Global Preset = on
Automatic Global Output Enable = on
Automatic Fast I/O = off
Automatic Register Packing = off
Automatic Open-Drain Pins = on
Automatic Implement in EAB = off
Optimize = 5
Default Timing Specifications: None
Cut All Bidir Feedback Timing Paths = on
Cut All Clear & Preset Timing Paths = on
Ignore Timing Assignments = off
Functional SNF Extractor = off
Linked SNF Extractor = off
Timing SNF Extractor = on
Optimize Timing SNF = off
Generate AHDL TDO File = off
Fitter Settings = NORMAL
Use Quartus Fitter = on
Smart Recompile = off
Total Recompile = off
Interfaces Menu Commands
------------------------
EDIF Netlist Writer = off
Verilog Netlist Writer = off
VHDL Netlist Writer = off
Compilation Times
-----------------
Compiler Netlist Extractor 00:00:00
Database Builder 00:00:00
Logic Synthesizer 00:00:00
Partitioner 00:00:00
Fitter 00:00:02
Timing SNF Extractor 00:00:00
Assembler 00:00:00
-------------------------- --------
Total Time 00:00:02
Memory Allocated
-----------------
Peak memory allocated during compilation = 15,638K
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -