⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 total.rpt

📁 本程序完整的实现了数字频率计的常用功能。并对通常数字频率计的常见问题进行了改进。具有实用价值。
💻 RPT
📖 第 1 页 / 共 5 页
字号:
B21      7/ 8( 87%)   1/ 8( 12%)   0/ 8(  0%)    1/2    0/2       8/22( 36%)   
B22      8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    1/2    1/2       3/22( 13%)   
B23      8/ 8(100%)   1/ 8( 12%)   4/ 8( 50%)    1/2    1/2       3/22( 13%)   
B24      7/ 8( 87%)   1/ 8( 12%)   0/ 8(  0%)    1/2    0/2       8/22( 36%)   
C13      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       2/22(  9%)   
C14      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       2/22(  9%)   
C15      8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    1/2    0/2       6/22( 27%)   
C17      6/ 8( 75%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       4/22( 18%)   
C18      2/ 8( 25%)   2/ 8( 25%)   0/ 8(  0%)    1/2    0/2       1/22(  4%)   
C19      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       5/22( 22%)   
C21      8/ 8(100%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
C22      6/ 8( 75%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       4/22( 18%)   
C24      7/ 8( 87%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       2/22(  9%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 2/6      ( 33%)
Total I/O pins used:                            11/53     ( 20%)
Total logic cells used:                        199/576    ( 34%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 2.94/4    ( 73%)
Total fan-in:                                 587/2304    ( 25%)

Total input pins required:                       2
Total input I/O cell registers required:         0
Total output pins required:                     11
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                    199
Total flipflops required:                      101
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         4/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   1   0   0   0   1   8   8   8   8   8   8   8   8   8   2   8     84/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   1   8   8   0   8   0   6   7   7   8   8   7     68/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   1   1   8   0   6   2   8   0   8   6   0   7     47/0  

Total:   0   0   0   0   0   0   0   0   0   1   0   0   0   3  17  24   8  22  10  22  15  23  22  10  22    199/0  



Device-Specific Information:                             e:\eda\last\total.rpt
total

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk10M
  43      -     -    -    --      INPUT  G             0    0    0    0  fsin


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                             e:\eda\last\total.rpt
total

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  78      -     -    -    24     OUTPUT                0    1    0    0  cin
  53      -     -    -    20     OUTPUT                0    1    0    0  control0
  52      -     -    -    19     OUTPUT                0    1    0    0  control1
  51      -     -    -    18     OUTPUT                0    1    0    0  control2
  73      -     -    A    --     OUTPUT                0    1    0    0  show0
  72      -     -    A    --     OUTPUT                0    1    0    0  show1
  71      -     -    A    --     OUTPUT                0    1    0    0  show2
  70      -     -    A    --     OUTPUT                0    1    0    0  show3
  69      -     -    A    --     OUTPUT                0    1    0    0  show4
  67      -     -    B    --     OUTPUT                0    1    0    0  show5
  66      -     -    B    --     OUTPUT                0    1    0    0  show6


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                             e:\eda\last\total.rpt
total

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      6     -    A    19       AND2                0    2    0    1  |cnt10_8:2|CNT10:1|LPM_ADD_SUB:83|addcore:adder|:59
   -      7     -    A    19       AND2                0    3    0    1  |cnt10_8:2|CNT10:1|LPM_ADD_SUB:83|addcore:adder|:63
   -      5     -    A    19       DFFE   +            0    3    0    5  |cnt10_8:2|CNT10:1|:8
   -      1     -    A    19       DFFE   +            0    4    0    2  |cnt10_8:2|CNT10:1|tem3 (|cnt10_8:2|CNT10:1|:10)
   -      8     -    A    19       DFFE   +            0    4    0    3  |cnt10_8:2|CNT10:1|tem2 (|cnt10_8:2|CNT10:1|:11)
   -      3     -    A    19       DFFE   +            0    4    0    4  |cnt10_8:2|CNT10:1|tem1 (|cnt10_8:2|CNT10:1|:12)
   -      2     -    A    19       DFFE   +            0    2    0    5  |cnt10_8:2|CNT10:1|tem0 (|cnt10_8:2|CNT10:1|:13)
   -      4     -    A    19        OR2        !       0    4    0    4  |cnt10_8:2|CNT10:1|:51
   -      7     -    A    17       AND2                0    2    0    1  |cnt10_8:2|CNT10:2|LPM_ADD_SUB:83|addcore:adder|:59
   -      8     -    A    17       AND2                0    3    0    1  |cnt10_8:2|CNT10:2|LPM_ADD_SUB:83|addcore:adder|:63
   -      5     -    A    17       DFFE                0    4    0    5  |cnt10_8:2|CNT10:2|:8
   -      1     -    A    17       DFFE                0    5    0    2  |cnt10_8:2|CNT10:2|tem3 (|cnt10_8:2|CNT10:2|:10)
   -      2     -    A    17       DFFE                0    5    0    3  |cnt10_8:2|CNT10:2|tem2 (|cnt10_8:2|CNT10:2|:11)
   -      3     -    A    17       DFFE                0    5    0    4  |cnt10_8:2|CNT10:2|tem1 (|cnt10_8:2|CNT10:2|:12)
   -      4     -    A    17       DFFE                0    3    0    5  |cnt10_8:2|CNT10:2|tem0 (|cnt10_8:2|CNT10:2|:13)
   -      6     -    A    17        OR2        !       0    4    0    4  |cnt10_8:2|CNT10:2|:51
   -      8     -    A    16       AND2                0    3    0    1  |cnt10_8:2|CNT10:3|LPM_ADD_SUB:83|addcore:adder|:63
   -      7     -    A    16        OR2                0    3    0    1  |cnt10_8:2|CNT10:3|LPM_ADD_SUB:83|addcore:adder|:76
   -      3     -    A    16       DFFE                0    4    0    5  |cnt10_8:2|CNT10:3|:8
   -      5     -    A    16       DFFE                0    5    0    2  |cnt10_8:2|CNT10:3|tem3 (|cnt10_8:2|CNT10:3|:10)
   -      4     -    A    16       DFFE                0    5    0    4  |cnt10_8:2|CNT10:3|tem2 (|cnt10_8:2|CNT10:3|:11)
   -      1     -    A    16       DFFE                0    5    0    4  |cnt10_8:2|CNT10:3|tem1 (|cnt10_8:2|CNT10:3|:12)
   -      2     -    A    16       DFFE                0    3    0    5  |cnt10_8:2|CNT10:3|tem0 (|cnt10_8:2|CNT10:3|:13)
   -      6     -    A    16        OR2        !       0    4    0    4  |cnt10_8:2|CNT10:3|:51
   -      7     -    A    15       AND2                0    2    0    1  |cnt10_8:2|CNT10:4|LPM_ADD_SUB:83|addcore:adder|:59
   -      8     -    A    15       AND2                0    3    0    1  |cnt10_8:2|CNT10:4|LPM_ADD_SUB:83|addcore:adder|:63
   -      4     -    A    15       DFFE                0    4    0    5  |cnt10_8:2|CNT10:4|:8
   -      6     -    A    15       DFFE                0    5    0    2  |cnt10_8:2|CNT10:4|tem3 (|cnt10_8:2|CNT10:4|:10)
   -      1     -    A    15       DFFE                0    5    0    3  |cnt10_8:2|CNT10:4|tem2 (|cnt10_8:2|CNT10:4|:11)
   -      2     -    A    15       DFFE                0    5    0    4  |cnt10_8:2|CNT10:4|tem1 (|cnt10_8:2|CNT10:4|:12)
   -      3     -    A    15       DFFE                0    3    0    5  |cnt10_8:2|CNT10:4|tem0 (|cnt10_8:2|CNT10:4|:13)
   -      5     -    A    15        OR2        !       0    4    0    4  |cnt10_8:2|CNT10:4|:51
   -      7     -    B    17       AND2                0    2    0    1  |cnt10_8:2|CNT10:5|LPM_ADD_SUB:83|addcore:adder|:59
   -      8     -    B    17       AND2                0    3    0    1  |cnt10_8:2|CNT10:5|LPM_ADD_SUB:83|addcore:adder|:63
   -      4     -    B    17       DFFE                0    4    0    5  |cnt10_8:2|CNT10:5|:8
   -      1     -    B    17       DFFE                0    5    0    2  |cnt10_8:2|CNT10:5|tem3 (|cnt10_8:2|CNT10:5|:10)
   -      2     -    B    17       DFFE                0    5    0    3  |cnt10_8:2|CNT10:5|tem2 (|cnt10_8:2|CNT10:5|:11)
   -      3     -    B    17       DFFE                0    5    0    4  |cnt10_8:2|CNT10:5|tem1 (|cnt10_8:2|CNT10:5|:12)
   -      5     -    B    17       DFFE                0    3    0    5  |cnt10_8:2|CNT10:5|tem0 (|cnt10_8:2|CNT10:5|:13)
   -      6     -    B    17        OR2        !       0    4    0    4  |cnt10_8:2|CNT10:5|:51
   -      7     -    B    22       AND2                0    2    0    1  |cnt10_8:2|CNT10:6|LPM_ADD_SUB:83|addcore:adder|:59
   -      8     -    B    22       AND2                0    3    0    1  |cnt10_8:2|CNT10:6|LPM_ADD_SUB:83|addcore:adder|:63
   -      5     -    B    22       DFFE                0    4    0    5  |cnt10_8:2|CNT10:6|:8
   -      1     -    B    22       DFFE                0    5    0    2  |cnt10_8:2|CNT10:6|tem3 (|cnt10_8:2|CNT10:6|:10)
   -      2     -    B    22       DFFE                0    5    0    3  |cnt10_8:2|CNT10:6|tem2 (|cnt10_8:2|CNT10:6|:11)
   -      3     -    B    22       DFFE                0    5    0    4  |cnt10_8:2|CNT10:6|tem1 (|cnt10_8:2|CNT10:6|:12)
   -      4     -    B    22       DFFE                0    3    0    5  |cnt10_8:2|CNT10:6|tem0 (|cnt10_8:2|CNT10:6|:13)
   -      6     -    B    22        OR2        !       0    4    0    4  |cnt10_8:2|CNT10:6|:51
   -      7     -    B    14       AND2                0    2    0    1  |cnt10_8:2|CNT10:7|LPM_ADD_SUB:83|addcore:adder|:59
   -      8     -    B    14       AND2                0    3    0    1  |cnt10_8:2|CNT10:7|LPM_ADD_SUB:83|addcore:adder|:63
   -      5     -    B    14       DFFE                0    4    0    5  |cnt10_8:2|CNT10:7|:8
   -      1     -    B    14       DFFE                0    5    0    2  |cnt10_8:2|CNT10:7|tem3 (|cnt10_8:2|CNT10:7|:10)
   -      2     -    B    14       DFFE                0    5    0    3  |cnt10_8:2|CNT10:7|tem2 (|cnt10_8:2|CNT10:7|:11)
   -      3     -    B    14       DFFE                0    5    0    4  |cnt10_8:2|CNT10:7|tem1 (|cnt10_8:2|CNT10:7|:12)
   -      4     -    B    14       DFFE                0    3    0    5  |cnt10_8:2|CNT10:7|tem0 (|cnt10_8:2|CNT10:7|:13)
   -      6     -    B    14        OR2        !       0    4    0    4  |cnt10_8:2|CNT10:7|:51
   -      6     -    B    23       AND2                0    2    0    1  |cnt10_8:2|CNT10:8|LPM_ADD_SUB:83|addcore:adder|:59
   -      7     -    B    23       AND2                0    3    0    1  |cnt10_8:2|CNT10:8|LPM_ADD_SUB:83|addcore:adder|:63
   -      8     -    B    23       DFFE                0    4    1    0  |cnt10_8:2|CNT10:8|:8
   -      2     -    B    23       DFFE                0    5    0    2  |cnt10_8:2|CNT10:8|tem3 (|cnt10_8:2|CNT10:8|:10)
   -      1     -    B    23       DFFE                0    5    0    3  |cnt10_8:2|CNT10:8|tem2 (|cnt10_8:2|CNT10:8|:11)
   -      3     -    B    23       DFFE                0    5    0    4  |cnt10_8:2|CNT10:8|tem1 (|cnt10_8:2|CNT10:8|:12)
   -      4     -    B    23       DFFE                0    3    0    5  |cnt10_8:2|CNT10:8|tem0 (|cnt10_8:2|CNT10:8|:13)
   -      5     -    B    23        OR2        !       0    4    0    4  |cnt10_8:2|CNT10:8|:51
   -      5     -    A    22       AND2                0    4    0    2  |LEDSHOW:11|:81
   -      8     -    A    20        OR2        !       0    4    0    1  |LEDSHOW:11|:105
   -      2     -    A    20       AND2                0    4    0    1  |LEDSHOW:11|:117
   -      3     -    A    22       AND2                0    4    0    3  |LEDSHOW:11|:129
   -      3     -    A    23        OR2                0    4    1    0  |LEDSHOW:11|:134
   -      1     -    A    22        OR2                0    4    1    0  |LEDSHOW:11|:165
   -      4     -    A    22        OR2    s   !       0    4    0    2  |LEDSHOW:11|~167~1
   -      5     -    A    20        OR2                0    4    0    1  |LEDSHOW:11|:180
   -      4     -    A    20        OR2    s   !       0    4    0    1  |LEDSHOW:11|~194~1
   -      8     -    A    22        OR2                0    4    1    0  |LEDSHOW:11|:198
   -      7     -    A    22        OR2                0    4    0    1  |LEDSHOW:11|:216
   -      5     -    A    23        OR2                0    4    1    0  |LEDSHOW:11|:231
   -      7     -    A    20        OR2                0    3    0    1  |LEDSHOW:11|:255
   -      3     -    A    20        OR2                0    4    1    0  |LEDSHOW:11|:264
   -      6     -    A    22        OR2                0    4    0    1  |LEDSHOW:11|:287
   -      2     -    A    22        OR2                0    4    1    0  |LEDSHOW:11|:297
   -      6     -    A    20        OR2    s           0    4    0    1  |LEDSHOW:11|~315~1
   -      1     -    A    20        OR2                0    4    1    0  |LEDSHOW:11|:330
   -      5     -    C    18       DFFE                0    1    0   73  |PROCONTROL:1|tem (|PROCONTROL:1|:5)
   -      2     -    C    18        OR2        !       0    2    0   40  |PROCONTROL:1|:36
   -      6     -    B    15       DFFE                0    2    0    1  |REG32:4|:34
   -      3     -    B    20       DFFE                0    2    0    1  |REG32:4|:36
   -      2     -    B    21       DFFE                0    2    0    1  |REG32:4|:38
   -      3     -    B    24       DFFE                0    2    0    1  |REG32:4|:40
   -      5     -    B    15       DFFE                0    2    0    1  |REG32:4|:42
   -      4     -    B    20       DFFE                0    2    0    1  |REG32:4|:44
   -      3     -    B    21       DFFE                0    2    0    1  |REG32:4|:46
   -      4     -    B    24       DFFE                0    2    0    1  |REG32:4|:48
   -      1     -    B    13       DFFE                0    2    0    1  |REG32:4|:50
   -      1     -    B    20       DFFE                0    2    0    1  |REG32:4|:52
   -      1     -    B    21       DFFE                0    2    0    1  |REG32:4|:54
   -      1     -    B    24       DFFE                0    2    0    1  |REG32:4|:56
   -      3     -    B    15       DFFE                0    2    0    1  |REG32:4|:58
   -      7     -    B    20       DFFE                0    2    0    1  |REG32:4|:60
   -      6     -    B    21       DFFE                0    2    0    1  |REG32:4|:62
   -      7     -    B    24       DFFE                0    2    0    1  |REG32:4|:64
   -      2     -    B    15       DFFE                0    2    0    1  |REG32:4|:66
   -      2     -    A    24       DFFE                0    2    0    1  |REG32:4|:68
   -      2     -    A    21       DFFE                0    2    0    1  |REG32:4|:70
   -      2     -    A    14       DFFE                0    2    0    1  |REG32:4|:72
   -      1     -    A    10       DFFE                0    2    0    1  |REG32:4|:74
   -      4     -    A    24       DFFE                0    2    0    1  |REG32:4|:76
   -      4     -    A    21       DFFE                0    2    0    1  |REG32:4|:78
   -      4     -    A    14       DFFE                0    2    0    1  |REG32:4|:80
   -      1     -    A    13       DFFE                0    2    0    1  |REG32:4|:82
   -      6     -    A    24       DFFE                0    2    0    1  |REG32:4|:84
   -      6     -    A    21       DFFE                0    2    0    1  |REG32:4|:86
   -      6     -    A    14       DFFE                0    2    0    1  |REG32:4|:88
   -      6     -    A    18       DFFE                0    2    0    1  |REG32:4|:90
   -      8     -    A    24       DFFE                0    2    0    1  |REG32:4|:92
   -      8     -    A    21       DFFE                0    2    0    1  |REG32:4|:94
   -      8     -    A    14       DFFE                0    2    0    1  |REG32:4|:96
   -      1     -    A    18       DFFE   +            0    2    1    7  |SCAN:8|count2 (|SCAN:8|:41)
   -      2     -    B    19       DFFE   +            0    1    1    8  |SCAN:8|count1 (|SCAN:8|:42)
   -      1     -    B    19       DFFE   +            0    0    1    9  |SCAN:8|count0 (|SCAN:8|:43)
   -      3     -    B    19        OR2        !       0    3    0    4  |SCAN:8|:832
   -      7     -    B    15        OR2        !       0    3    0    1  |SCAN:8|:835
   -      4     -    B    19       AND2                0    3    0    4  |SCAN:8|:842
   -      5     -    B    19        OR2        !       0    3    0    5  |SCAN:8|:852
   -      4     -    B    15        OR2        !       0    2    0    1  |SCAN:8|:856
   -      8     -    B    15        OR2        !       0    4    0    1  |SCAN:8|:857
   -      6     -    B    19        OR2        !       0    3    0    4  |SCAN:8|:862
   -      1     -    B    15        OR2        !       0    4    0    1  |SCAN:8|:865

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -