⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 prev_cmp_timer.qmsg

📁 多功能计时器,具有校准
💻 QMSG
字号:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" {  } {  } 3 0 "*******************************************************************" 0 0 "" 0}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Analysis & Elaboration Quartus II " "Info: Running Quartus II Analysis & Elaboration" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 7.1 Build 156 04/30/2007 SJ Full Version " "Info: Version 7.1 Build 156 04/30/2007 SJ Full Version" {  } {  } 0 0 "%1!s!" 0 0 "" 0} { "Info" "IQEXE_START_BANNER_TIME" "Sat Jul 19 21:57:20 2008 " "Info: Processing started: Sat Jul 19 21:57:20 2008" {  } {  } 0 0 "Processing started: %1!s!" 0 0 "" 0}  } {  } 4 0 "Running %2!s! %1!s!" 0 0 "" 0}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_map --read_settings_files=on --write_settings_files=off timer -c timer --analysis_and_elaboration " "Info: Command: quartus_map --read_settings_files=on --write_settings_files=off timer -c timer --analysis_and_elaboration" {  } {  } 0 0 "Command: %1!s!" 0 0 "" 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "top.vhd 2 1 " "Info: Found 2 design units, including 1 entities, in source file top.vhd" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 timer-rtl " "Info: Found design unit 1: timer-rtl" {  } { { "top.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/top.vhd" 19 -1 0 } }  } 0 0 "Found design unit %1!d!: %2!s!" 0 0 "" 0} { "Info" "ISGN_ENTITY_NAME" "1 timer " "Info: Found entity 1: timer" {  } { { "top.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/top.vhd" 6 -1 0 } }  } 0 0 "Found entity %1!d!: %2!s!" 0 0 "" 0}  } {  } 0 0 "Found %2!d! design units, including %3!d! entities, in source file %1!s!" 0 0 "" 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "counter60.vhd 2 1 " "Info: Found 2 design units, including 1 entities, in source file counter60.vhd" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 counter60-rtl " "Info: Found design unit 1: counter60-rtl" {  } { { "counter60.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/counter60.vhd" 16 -1 0 } }  } 0 0 "Found design unit %1!d!: %2!s!" 0 0 "" 0} { "Info" "ISGN_ENTITY_NAME" "1 counter60 " "Info: Found entity 1: counter60" {  } { { "counter60.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/counter60.vhd" 6 -1 0 } }  } 0 0 "Found entity %1!d!: %2!s!" 0 0 "" 0}  } {  } 0 0 "Found %2!d! design units, including %3!d! entities, in source file %1!s!" 0 0 "" 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "counter24.vhd 2 1 " "Info: Found 2 design units, including 1 entities, in source file counter24.vhd" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 counter24-rtl " "Info: Found design unit 1: counter24-rtl" {  } { { "counter24.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/counter24.vhd" 16 -1 0 } }  } 0 0 "Found design unit %1!d!: %2!s!" 0 0 "" 0} { "Info" "ISGN_ENTITY_NAME" "1 counter24 " "Info: Found entity 1: counter24" {  } { { "counter24.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/counter24.vhd" 6 -1 0 } }  } 0 0 "Found entity %1!d!: %2!s!" 0 0 "" 0}  } {  } 0 0 "Found %2!d! design units, including %3!d! entities, in source file %1!s!" 0 0 "" 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "adjuster.vhd 2 1 " "Info: Found 2 design units, including 1 entities, in source file adjuster.vhd" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 adjuster-rtl " "Info: Found design unit 1: adjuster-rtl" {  } { { "adjuster.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/adjuster.vhd" 21 -1 0 } }  } 0 0 "Found design unit %1!d!: %2!s!" 0 0 "" 0} { "Info" "ISGN_ENTITY_NAME" "1 adjuster " "Info: Found entity 1: adjuster" {  } { { "adjuster.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/adjuster.vhd" 6 -1 0 } }  } 0 0 "Found entity %1!d!: %2!s!" 0 0 "" 0}  } {  } 0 0 "Found %2!d! design units, including %3!d! entities, in source file %1!s!" 0 0 "" 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "display.vhd 2 1 " "Info: Found 2 design units, including 1 entities, in source file display.vhd" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 display-rtl " "Info: Found design unit 1: display-rtl" {  } { { "display.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/display.vhd" 13 -1 0 } }  } 0 0 "Found design unit %1!d!: %2!s!" 0 0 "" 0} { "Info" "ISGN_ENTITY_NAME" "1 display " "Info: Found entity 1: display" {  } { { "display.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/display.vhd" 6 -1 0 } }  } 0 0 "Found entity %1!d!: %2!s!" 0 0 "" 0}  } {  } 0 0 "Found %2!d! design units, including %3!d! entities, in source file %1!s!" 0 0 "" 0}
{ "Info" "ISGN_START_ELABORATION_TOP" "timer " "Info: Elaborating entity \"timer\" for the top level hierarchy" {  } {  } 0 0 "Elaborating entity \"%1!s!\" for the top level hierarchy" 0 0 "" 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "adjuster adjuster:ADJUST_CONTROL " "Info: Elaborating entity \"adjuster\" for hierarchy \"adjuster:ADJUST_CONTROL\"" {  } { { "top.vhd" "ADJUST_CONTROL" { Text "C:/Documents and Settings/user/桌面/clock/top.vhd" 76 0 0 } }  } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0 "" 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "SCE_REG adjuster.vhd(70) " "Warning (10492): VHDL Process Statement warning at adjuster.vhd(70): signal \"SCE_REG\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" {  } { { "adjuster.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/adjuster.vhd" 70 0 0 } }  } 0 10492 "VHDL Process Statement warning at %2!s!: signal \"%1!s!\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" 0 0 "" 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "MCE_REG adjuster.vhd(71) " "Warning (10492): VHDL Process Statement warning at adjuster.vhd(71): signal \"MCE_REG\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" {  } { { "adjuster.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/adjuster.vhd" 71 0 0 } }  } 0 10492 "VHDL Process Statement warning at %2!s!: signal \"%1!s!\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" 0 0 "" 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "HCE_REG adjuster.vhd(72) " "Warning (10492): VHDL Process Statement warning at adjuster.vhd(72): signal \"HCE_REG\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" {  } { { "adjuster.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/adjuster.vhd" 72 0 0 } }  } 0 10492 "VHDL Process Statement warning at %2!s!: signal \"%1!s!\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" 0 0 "" 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "SET adjuster.vhd(73) " "Warning (10492): VHDL Process Statement warning at adjuster.vhd(73): signal \"SET\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" {  } { { "adjuster.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/adjuster.vhd" 73 0 0 } }  } 0 10492 "VHDL Process Statement warning at %2!s!: signal \"%1!s!\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" 0 0 "" 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "EN adjuster.vhd(74) " "Warning (10492): VHDL Process Statement warning at adjuster.vhd(74): signal \"EN\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" {  } { { "adjuster.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/adjuster.vhd" 74 0 0 } }  } 0 10492 "VHDL Process Statement warning at %2!s!: signal \"%1!s!\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" 0 0 "" 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "S_ENOUT adjuster.vhd(75) " "Warning (10492): VHDL Process Statement warning at adjuster.vhd(75): signal \"S_ENOUT\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" {  } { { "adjuster.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/adjuster.vhd" 75 0 0 } }  } 0 10492 "VHDL Process Statement warning at %2!s!: signal \"%1!s!\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" 0 0 "" 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "M_ENOUT adjuster.vhd(76) " "Warning (10492): VHDL Process Statement warning at adjuster.vhd(76): signal \"M_ENOUT\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" {  } { { "adjuster.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/adjuster.vhd" 76 0 0 } }  } 0 10492 "VHDL Process Statement warning at %2!s!: signal \"%1!s!\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" 0 0 "" 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "CLK1HZ adjuster.vhd(77) " "Warning (10492): VHDL Process Statement warning at adjuster.vhd(77): signal \"CLK1HZ\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" {  } { { "adjuster.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/adjuster.vhd" 77 0 0 } }  } 0 10492 "VHDL Process Statement warning at %2!s!: signal \"%1!s!\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" 0 0 "" 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "EN adjuster.vhd(78) " "Warning (10492): VHDL Process Statement warning at adjuster.vhd(78): signal \"EN\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" {  } { { "adjuster.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/adjuster.vhd" 78 0 0 } }  } 0 10492 "VHDL Process Statement warning at %2!s!: signal \"%1!s!\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" 0 0 "" 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "S_ENOUT adjuster.vhd(79) " "Warning (10492): VHDL Process Statement warning at adjuster.vhd(79): signal \"S_ENOUT\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" {  } { { "adjuster.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/adjuster.vhd" 79 0 0 } }  } 0 10492 "VHDL Process Statement warning at %2!s!: signal \"%1!s!\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" 0 0 "" 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "M_ENOUT adjuster.vhd(80) " "Warning (10492): VHDL Process Statement warning at adjuster.vhd(80): signal \"M_ENOUT\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" {  } { { "adjuster.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/adjuster.vhd" 80 0 0 } }  } 0 10492 "VHDL Process Statement warning at %2!s!: signal \"%1!s!\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" 0 0 "" 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "CLK1HZ adjuster.vhd(81) " "Warning (10492): VHDL Process Statement warning at adjuster.vhd(81): signal \"CLK1HZ\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" {  } { { "adjuster.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/adjuster.vhd" 81 0 0 } }  } 0 10492 "VHDL Process Statement warning at %2!s!: signal \"%1!s!\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" 0 0 "" 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "counter60 counter60:SEC_CONTROL " "Info: Elaborating entity \"counter60\" for hierarchy \"counter60:SEC_CONTROL\"" {  } { { "top.vhd" "SEC_CONTROL" { Text "C:/Documents and Settings/user/桌面/clock/top.vhd" 93 0 0 } }  } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0 "" 0}
{ "Warning" "WVRFX_VHDL_USED_EXPLICIT_DEFAULT_VALUE" "LOW_REG counter60.vhd(17) " "Warning (10540): VHDL Signal Declaration warning at counter60.vhd(17): used explicit default value for signal \"LOW_REG\" because signal was never assigned a value" {  } { { "counter60.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/counter60.vhd" 17 0 0 } }  } 0 10540 "VHDL Signal Declaration warning at %2!s!: used explicit default value for signal \"%1!s!\" because signal was never assigned a value" 0 0 "" 0}
{ "Warning" "WVRFX_L2_VDB_DRIVERLESS_OUTPUT_PORT" "LOW\[3\] counter60.vhd(11) " "Warning (10034): Output port \"LOW\[3\]\" at counter60.vhd(11) has no driver" {  } { { "counter60.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/counter60.vhd" 11 0 0 } }  } 0 10034 "Output port \"%1!s!\" at %2!s! has no driver" 0 0 "" 0}
{ "Warning" "WVRFX_L2_VDB_DRIVERLESS_OUTPUT_PORT" "LOW\[2\] counter60.vhd(11) " "Warning (10034): Output port \"LOW\[2\]\" at counter60.vhd(11) has no driver" {  } { { "counter60.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/counter60.vhd" 11 0 0 } }  } 0 10034 "Output port \"%1!s!\" at %2!s! has no driver" 0 0 "" 0}
{ "Warning" "WVRFX_L2_VDB_DRIVERLESS_OUTPUT_PORT" "LOW\[1\] counter60.vhd(11) " "Warning (10034): Output port \"LOW\[1\]\" at counter60.vhd(11) has no driver" {  } { { "counter60.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/counter60.vhd" 11 0 0 } }  } 0 10034 "Output port \"%1!s!\" at %2!s! has no driver" 0 0 "" 0}
{ "Warning" "WVRFX_L2_VDB_DRIVERLESS_OUTPUT_PORT" "LOW\[0\] counter60.vhd(11) " "Warning (10034): Output port \"LOW\[0\]\" at counter60.vhd(11) has no driver" {  } { { "counter60.vhd" "" { Text "C:/Documents and Settings/user/桌面/clock/counter60.vhd" 11 0 0 } }  } 0 10034 "Output port \"%1!s!\" at %2!s! has no driver" 0 0 "" 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "counter24 counter24:HOUR_CONTROL " "Info: Elaborating entity \"counter24\" for hierarchy \"counter24:HOUR_CONTROL\"" {  } { { "top.vhd" "HOUR_CONTROL" { Text "C:/Documents and Settings/user/桌面/clock/top.vhd" 111 0 0 } }  } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0 "" 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "display display:DIS_LED1 " "Info: Elaborating entity \"display\" for hierarchy \"display:DIS_LED1\"" {  } { { "top.vhd" "DIS_LED1" { Text "C:/Documents and Settings/user/桌面/clock/top.vhd" 120 0 0 } }  } 0 0 "Elaborating entity \"%1!s!\" for hierarchy \"%2!s!\"" 0 0 "" 0}
{ "Info" "IQEXE_ERROR_COUNT" "Analysis & Elaboration 0 s 17 s Quartus II " "Info: Quartus II Analysis & Elaboration was successful. 0 errors, 17 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "151 " "Info: Allocated 151 megabytes of memory during processing" {  } {  } 0 0 "Allocated %1!s! megabytes of memory during processing" 0 0 "" 0} { "Info" "IQEXE_END_BANNER_TIME" "Sat Jul 19 21:57:22 2008 " "Info: Processing ended: Sat Jul 19 21:57:22 2008" {  } {  } 0 0 "Processing ended: %1!s!" 0 0 "" 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:02 " "Info: Elapsed time: 00:00:02" {  } {  } 0 0 "Elapsed time: %1!s!" 0 0 "" 0}  } {  } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "" 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -