📄 udasyncounter.tan.rpt
字号:
Timing Analyzer report for UDasyncounter
Wed Oct 10 15:59:10 2007
Version 5.1 Build 176 10/26/2005 SJ Web Edition
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Timing Analyzer Summary
3. Timing Analyzer Settings
4. Clock Settings Summary
5. Clock Setup: 'clk'
6. tco
7. Timing Analyzer Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2005 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Summary ;
+------------------------------+-------+---------------+------------------------------------------------+------+------+------------+----------+--------------+
; Type ; Slack ; Required Time ; Actual Time ; From ; To ; From Clock ; To Clock ; Failed Paths ;
+------------------------------+-------+---------------+------------------------------------------------+------+------+------------+----------+--------------+
; Worst-case tco ; N/A ; None ; 21.009 ns ; Q[3] ; Z[3] ; clk ; -- ; 0 ;
; Clock Setup: 'clk' ; N/A ; None ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; Q[1] ; Q~0 ; clk ; clk ; 0 ;
; Total number of failed paths ; ; ; ; ; ; ; ; 0 ;
+------------------------------+-------+---------------+------------------------------------------------+------+------+------------+----------+--------------+
+------------------------------------------------------------------------------------------------------+
; Timing Analyzer Settings ;
+-------------------------------------------------------+--------------------+------+----+-------------+
; Option ; Setting ; From ; To ; Entity Name ;
+-------------------------------------------------------+--------------------+------+----+-------------+
; Device Name ; EP1C6Q240C8 ; ; ; ;
; Timing Models ; Final ; ; ; ;
; Number of source nodes to report per destination node ; 10 ; ; ; ;
; Number of destination nodes to report ; 10 ; ; ; ;
; Number of paths to report ; 200 ; ; ; ;
; Report Minimum Timing Checks ; Off ; ; ; ;
; Use Fast Timing Models ; Off ; ; ; ;
; Report IO Paths Separately ; Off ; ; ; ;
; Default hold multicycle ; Same As Multicycle ; ; ; ;
; Cut paths between unrelated clock domains ; On ; ; ; ;
; Cut off read during write signal paths ; On ; ; ; ;
; Cut off feedback from I/O pins ; On ; ; ; ;
; Report Combined Fast/Slow Timing ; Off ; ; ; ;
; Ignore Clock Settings ; Off ; ; ; ;
; Analyze latches as synchronous elements ; On ; ; ; ;
; Enable Recovery/Removal analysis ; Off ; ; ; ;
; Enable Clock Latency ; Off ; ; ; ;
+-------------------------------------------------------+--------------------+------+----+-------------+
+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Clock Settings Summary ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+
; Clock Node Name ; Clock Setting Name ; Type ; Fmax Requirement ; Early Latency ; Late Latency ; Based on ; Multiply Base Fmax by ; Divide Base Fmax by ; Offset ; Phase offset ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+
; clk ; ; User Pin ; None ; 0.000 ns ; 0.000 ns ; -- ; N/A ; N/A ; N/A ; ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+
+----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Clock Setup: 'clk' ;
+-------+------------------------------------------------+------+------+------------+----------+-----------------------------+---------------------------+-------------------------+
; Slack ; Actual fmax (period) ; From ; To ; From Clock ; To Clock ; Required Setup Relationship ; Required Longest P2P Time ; Actual Longest P2P Time ;
+-------+------------------------------------------------+------+------+------------+----------+-----------------------------+---------------------------+-------------------------+
; N/A ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; Q[1] ; Q~0 ; clk ; clk ; None ; None ; 1.034 ns ;
; N/A ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; Q[3] ; Q~2 ; clk ; clk ; None ; None ; 1.029 ns ;
; N/A ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; Q[0] ; Q~8 ; clk ; clk ; None ; None ; 1.029 ns ;
; N/A ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; Q[2] ; Q~1 ; clk ; clk ; None ; None ; 1.028 ns ;
; N/A ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; Q[1] ; Q[1] ; clk ; clk ; None ; None ; 1.278 ns ;
; N/A ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; Q[2] ; Q[2] ; clk ; clk ; None ; None ; 1.273 ns ;
; N/A ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; Q[3] ; Q[3] ; clk ; clk ; None ; None ; 1.120 ns ;
; N/A ; Restricted to 275.03 MHz ( period = 3.636 ns ) ; Q[0] ; Q[0] ; clk ; clk ; None ; None ; 1.120 ns ;
+-------+------------------------------------------------+------+------+------------+----------+-----------------------------+---------------------------+-------------------------+
+--------------------------------------------------------------+
; tco ;
+-------+--------------+------------+------+------+------------+
; Slack ; Required tco ; Actual tco ; From ; To ; From Clock ;
+-------+--------------+------------+------+------+------------+
; N/A ; None ; 21.009 ns ; Q[3] ; Z[3] ; clk ;
; N/A ; None ; 18.039 ns ; Q[2] ; Z[2] ; clk ;
; N/A ; None ; 11.579 ns ; Q[1] ; Z[1] ; clk ;
; N/A ; None ; 7.467 ns ; Q[0] ; Z[0] ; clk ;
+-------+--------------+------------+------+------+------------+
+--------------------------+
; Timing Analyzer Messages ;
+--------------------------+
Info: *******************************************************************
Info: Running Quartus II Timing Analyzer
Info: Version 5.1 Build 176 10/26/2005 SJ Web Edition
Info: Processing started: Wed Oct 10 15:59:09 2007
Info: Command: quartus_tan --read_settings_files=off --write_settings_files=off UDasyncounter -c UDasyncounter --timing_analysis_only
Warning: Found pins functioning as undefined clocks and/or memory enables
Info: Assuming node "clk" is an undefined clock
Warning: Found 3 node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew
Info: Detected ripple clock "Q[2]" as buffer
Info: Detected ripple clock "Q[1]" as buffer
Info: Detected ripple clock "Q[0]" as buffer
Info: Clock "clk" Internal fmax is restricted to 275.03 MHz between source register "Q[1]" and destination register "Q~0"
Info: fmax restricted to Clock High delay (1.818 ns) plus Clock Low delay (1.818 ns) : restricted to 3.636 ns. Expand message to see actual delay path.
Info: + Longest register to register delay is 1.034 ns
Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X8_Y8_N7; Fanout = 5; REG Node = 'Q[1]'
Info: 2: + IC(0.556 ns) + CELL(0.478 ns) = 1.034 ns; Loc. = LC_X8_Y8_N2; Fanout = 1; REG Node = 'Q~0'
Info: Total cell delay = 0.478 ns ( 46.23 % )
Info: Total interconnect delay = 0.556 ns ( 53.77 % )
Info: - Smallest clock skew is 0.000 ns
Info: + Shortest clock path from clock "clk" to destination register is 7.361 ns
Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_29; Fanout = 2; CLK Node = 'clk'
Info: 2: + IC(0.746 ns) + CELL(0.935 ns) = 3.150 ns; Loc. = LC_X8_Y10_N4; Fanout = 5; REG Node = 'Q[0]'
Info: 3: + IC(3.500 ns) + CELL(0.711 ns) = 7.361 ns; Loc. = LC_X8_Y8_N2; Fanout = 1; REG Node = 'Q~0'
Info: Total cell delay = 3.115 ns ( 42.32 % )
Info: Total interconnect delay = 4.246 ns ( 57.68 % )
Info: - Longest clock path from clock "clk" to source register is 7.361 ns
Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_29; Fanout = 2; CLK Node = 'clk'
Info: 2: + IC(0.746 ns) + CELL(0.935 ns) = 3.150 ns; Loc. = LC_X8_Y10_N4; Fanout = 5; REG Node = 'Q[0]'
Info: 3: + IC(3.500 ns) + CELL(0.711 ns) = 7.361 ns; Loc. = LC_X8_Y8_N7; Fanout = 5; REG Node = 'Q[1]'
Info: Total cell delay = 3.115 ns ( 42.32 % )
Info: Total interconnect delay = 4.246 ns ( 57.68 % )
Info: + Micro clock to output delay of source is 0.224 ns
Info: + Micro setup delay of destination is 0.037 ns
Info: Delay path is controlled by inverted clocks -- if clock duty cycle is 50, fmax is divided by two
Info: tco from clock "clk" to destination pin "Z[3]" through register "Q[3]" is 21.009 ns
Info: + Longest clock path from clock "clk" to source register is 17.517 ns
Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_29; Fanout = 2; CLK Node = 'clk'
Info: 2: + IC(0.746 ns) + CELL(0.935 ns) = 3.150 ns; Loc. = LC_X8_Y10_N4; Fanout = 5; REG Node = 'Q[0]'
Info: 3: + IC(3.500 ns) + CELL(0.935 ns) = 7.585 ns; Loc. = LC_X8_Y8_N7; Fanout = 5; REG Node = 'Q[1]'
Info: 4: + IC(4.060 ns) + CELL(0.935 ns) = 12.580 ns; Loc. = LC_X20_Y10_N2; Fanout = 5; REG Node = 'Q[2]'
Info: 5: + IC(4.226 ns) + CELL(0.711 ns) = 17.517 ns; Loc. = LC_X1_Y8_N4; Fanout = 3; REG Node = 'Q[3]'
Info: Total cell delay = 4.985 ns ( 28.46 % )
Info: Total interconnect delay = 12.532 ns ( 71.54 % )
Info: + Micro clock to output delay of source is 0.224 ns
Info: + Longest register to pin delay is 3.268 ns
Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X1_Y8_N4; Fanout = 3; REG Node = 'Q[3]'
Info: 2: + IC(1.144 ns) + CELL(2.124 ns) = 3.268 ns; Loc. = PIN_38; Fanout = 0; PIN Node = 'Z[3]'
Info: Total cell delay = 2.124 ns ( 64.99 % )
Info: Total interconnect delay = 1.144 ns ( 35.01 % )
Info: Quartus II Timing Analyzer was successful. 0 errors, 2 warnings
Info: Processing ended: Wed Oct 10 15:59:10 2007
Info: Elapsed time: 00:00:01
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -