📄 cy7c1361.ftm
字号:
<!DOCTYPE FTML SYSTEM "ftml.dtd"><FTML><HEAD><TITLE>FMF Timing for CY7C1361A, CY7C1361B Parts</TITLE><BODY><REVISION.HISTORY>version: | author: | mod date: | changes made: V1.0 D.Randjelovic 05 Nov 25 Initial release</REVISION.HISTORY><TIMESCALE>1ns</TIMESCALE><MODEL>cy7c1361<FMFTIME>CY7C1361A-150AJC_3V3<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE>CY7C1361A-150AC_3V3<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE>CY7C1361A-150BGC_3V3<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE><COMMENT>The values listed are for Vdd=3.135V to 3.63V, Vddq=3.3V, Ta=0 to +70 Celsius</COMMENT><COMMENT>Typical values are measured at Vdd=3.3V, Vddq=3.3V, and 20 ns cycle time</COMMENT><TIMING> (DELAY (ABSOLUTE (IOPATH CLK DQA0 (2:4:6) (2:4:6) (2:2.8:3.5) (2:4:6) (2:2.8:3.5) (2:4:6)) (IOPATH CLK DQA1 (2:2:2) (2:2:2) (2:2:2) (2:2:2) (2:2:2) (2:2:2)) (IOPATH OENeg DQA0 ()()(1.2:2.4:3.5) (1.2:2.4:3.5)(1.2:2.4:3.5)(1.2:2.4:3.5)) (IOPATH OENeg DQA1 (0:0:0) (0:0:0) (0:0:0) (0:0:0) (0:0:0) (0:0:0)) )) (TIMINGCHECK (PERIOD (posedge CLK) (6.7)) (WIDTH (posedge CLK)(2.5)) (WIDTH (negedge CLK)(2.5)) (SETUP A0 CLK (1.5)) (SETUP DQA0 CLK (1.5)) (SETUP ADVNeg CLK (1.5)) (SETUP ADSCNeg CLK (1.5)) (SETUP BWANeg CLK (1.5)) (SETUP CE2 CLK (1.5)) (HOLD A0 CLK (0.5)) (HOLD DQA0 CLK (0.5)) (HOLD ADSCNeg CLK (0.5)) (HOLD BWANeg CLK (0.5)) (HOLD ADVNeg CLK (0.5)) (HOLD CE2 CLK (0.5)) )</TIMING></FMFTIME><FMFTIME>CY7C1361A-150AJC_2V5<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE>CY7C1361A-150AC_2V5<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE>CY7C1361A-150BGC_2V5<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE><COMMENT>The values listed are for Vdd=3.135V to 3.63V, Vddq=2.5V, Ta=0 to +70 Celsius</COMMENT><COMMENT>Typical values are measured at Vdd=3.3V, Vddq=2.5V, and 20 ns cycle time</COMMENT><TIMING> (DELAY (ABSOLUTE (IOPATH CLK DQA0 (2.2:4.4:6.5) (2.2:4.4:6.5) (2:2.8:3.5) (2.2:4.4:6.5) (2:2.8:3.5) (2.2:4.4:6.5)) (IOPATH CLK DQA1 (2:2:2) (2:2:2) (2:2:2) (2:2:2) (2:2:2) (2:2:2)) (IOPATH OENeg DQA0 ()()(1.2:2.4:3.5) (1.5:3:4.5)(1.2:2.4:3.5)(1.5:3:4.5)) (IOPATH OENeg DQA1 (0:0:0) (0:0:0) (0:0:0) (0:0:0) (0:0:0) (0:0:0)) )) (TIMINGCHECK (PERIOD (posedge CLK) (6.7)) (WIDTH (posedge CLK)(2.5)) (WIDTH (negedge CLK)(2.5)) (SETUP A0 CLK (1.5)) (SETUP DQA0 CLK (1.5)) (SETUP ADVNeg CLK (1.5)) (SETUP ADSCNeg CLK (1.5)) (SETUP BWANeg CLK (1.5)) (SETUP CE2 CLK (1.5)) (HOLD A0 CLK (0.5)) (HOLD DQA0 CLK (0.5)) (HOLD ADSCNeg CLK (0.5)) (HOLD BWANeg CLK (0.5)) (HOLD ADVNeg CLK (0.5)) (HOLD CE2 CLK (0.5)) )</TIMING></FMFTIME><FMFTIME>CY7C1361A-133AJC_3V3<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE>CY7C1361A-133AC_3V3<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE>CY7C1361A-133BGC_3V3<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE>CY7C1361A-133AJI_3V3<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE>CY7C1361A-133AI_3V3<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE>CY7C1361A-133BGI_3V3<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE><COMMENT>The values listed are for Vdd=3.135V to 3.63V, Vddq=3.3V, Ta=-40 to +85 Celsius</COMMENT><COMMENT>Typical values are measured at Vdd=3.3V, Vddq=3.3V, and 20 ns cycle time</COMMENT><TIMING> (DELAY (ABSOLUTE (IOPATH CLK DQA0 (2.2:4.4:6.5) (2.2:4.4:6.5) (2:2.8:3.5) (2.2:4.4:6.5) (2:2.8:3.5) (2.2:4.4:6.5)) (IOPATH CLK DQA1 (2:2:2) (2:2:2) (2:2:2) (2:2:2) (2:2:2) (2:2:2)) (IOPATH OENeg DQA0 ()()(1.2:2.4:3.5) (1.2:2.4:3.5)(1.2:2.4:3.5)(1.2:2.4:3.5)) (IOPATH OENeg DQA1 (0:0:0) (0:0:0) (0:0:0) (0:0:0) (0:0:0) (0:0:0)) )) (TIMINGCHECK (PERIOD (posedge CLK) (7.5)) (WIDTH (posedge CLK)(2.5)) (WIDTH (negedge CLK)(2.5)) (SETUP A0 CLK (1.5)) (SETUP DQA0 CLK (1.5)) (SETUP ADVNeg CLK (1.5)) (SETUP ADSCNeg CLK (1.5)) (SETUP BWANeg CLK (1.5)) (SETUP CE2 CLK (1.5)) (HOLD A0 CLK (0.5)) (HOLD DQA0 CLK (0.5)) (HOLD ADSCNeg CLK (0.5)) (HOLD BWANeg CLK (0.5)) (HOLD ADVNeg CLK (0.5)) (HOLD CE2 CLK (0.5)) )</TIMING></FMFTIME><FMFTIME>CY7C1361A-133AJC_2V5<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE>CY7C1361A-133AC_2V5<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE>CY7C1361A-133BGC_2V5<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE>CY7C1361A-133AJI_2V5<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE>CY7C1361A-133AI_2V5<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE>CY7C1361A-133BGI_2V5<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE><COMMENT>The values listed are for Vdd=3.135V to 3.63V, Vddq=2.5V, Ta=-40 to +85 Celsius</COMMENT><COMMENT>Typical values are measured at Vdd=3.3V, Vddq=2.5V, and 20 ns cycle time</COMMENT><TIMING> (DELAY (ABSOLUTE (IOPATH CLK DQA0 (2.4:4.8:7) (2.4:4.8:7) (2:2.8:3.5) (2.4:4.8:7) (2:2.8:3.5) (2.4:4.8:7)) (IOPATH CLK DQA1 (2:2:2) (2:2:2) (2:2:2) (2:2:2) (2:2:2) (2:2:2)) (IOPATH OENeg DQA0 ()()(1.2:2.4:3.5) (1.5:3:4.5)(1.2:2.4:3.5)(1.5:3:4.5)) (IOPATH OENeg DQA1 (0:0:0) (0:0:0) (0:0:0) (0:0:0) (0:0:0) (0:0:0)) )) (TIMINGCHECK (PERIOD (posedge CLK) (7.5)) (WIDTH (posedge CLK)(2.5)) (WIDTH (negedge CLK)(2.5)) (SETUP A0 CLK (1.5)) (SETUP DQA0 CLK (1.5)) (SETUP ADVNeg CLK (1.5)) (SETUP ADSCNeg CLK (1.5)) (SETUP BWANeg CLK (1.5)) (SETUP CE2 CLK (1.5)) (HOLD A0 CLK (0.5)) (HOLD DQA0 CLK (0.5)) (HOLD ADSCNeg CLK (0.5)) (HOLD BWANeg CLK (0.5)) (HOLD ADVNeg CLK (0.5)) (HOLD CE2 CLK (0.5)) )</TIMING></FMFTIME><FMFTIME>CY7C1361A-117AJC_3V3<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE>CY7C1361A-117AC_3V3<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE>CY7C1361A-117BGC_3V3<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE>CY7C1361A-117AJI_3V3<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE>CY7C1361A-117AI_3V3<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE>CY7C1361A-117BGI_3V3<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE><COMMENT>The values listed are for Vdd=3.135V to 3.63V, Vddq=3.3V, Ta=-40 to +85 Celsius</COMMENT><COMMENT>Typical values are measured at Vdd=3.3V, Vddq=3.3V, and 20 ns cycle time</COMMENT><TIMING> (DELAY (ABSOLUTE (IOPATH CLK DQA0 (2.4:4.8:7) (2.4:4.8:7) (2:2.8:3.5) (2.4:4.8:7) (2:2.8:3.5) (2.4:4.8:7)) (IOPATH CLK DQA1 (2:2:2) (2:2:2) (2:2:2) (2:2:2) (2:2:2) (2:2:2)) (IOPATH OENeg DQA0 ()()(1.2:2.4:3.5) (1.2:2.4:3.5)(1.2:2.4:3.5)(1.2:2.4:3.5)) (IOPATH OENeg DQA1 (0:0:0) (0:0:0) (0:0:0) (0:0:0) (0:0:0) (0:0:0)) )) (TIMINGCHECK (PERIOD (posedge CLK) (8.5)) (WIDTH (posedge CLK)(3)) (WIDTH (negedge CLK)(3)) (SETUP A0 CLK (1.8)) (SETUP DQA0 CLK (1.8)) (SETUP ADVNeg CLK (1.8)) (SETUP ADSCNeg CLK (1.8)) (SETUP BWANeg CLK (1.8)) (SETUP CE2 CLK (1.8)) (HOLD A0 CLK (0.5)) (HOLD DQA0 CLK (0.5)) (HOLD ADSCNeg CLK (0.5)) (HOLD BWANeg CLK (0.5)) (HOLD ADVNeg CLK (0.5)) (HOLD CE2 CLK (0.5)) )</TIMING></FMFTIME><FMFTIME>CY7C1361A-117AJC_2V5<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE>CY7C1361A-117AC_2V5<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE>CY7C1361A-117BGC_2V5<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE>CY7C1361A-117AJI_2V5<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE>CY7C1361A-117AI_2V5<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE>CY7C1361A-117BGI_2V5<SOURCE>Cypress 38-05259 Rev. *C Revised Jan. 18,2003</SOURCE><COMMENT>The values listed are for Vdd=3.135V to 3.63V, Vddq=2.5V, Ta=-40 to +85 Celsius</COMMENT><COMMENT>Typical values are measured at Vdd=3.3V, Vddq=2.5V, and 20 ns cycle time</COMMENT><TIMING> (DELAY (ABSOLUTE (IOPATH CLK DQA0 (2.5:5:7.5) (2.5:5:7.5) (2:2.8:3.5) (2.5:5:7.5) (2:2.8:3.5) (2.5:5:7.5))
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -