⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 demo9.rpt

📁 DEMO2 数码管扫描显示电路/DEMO4 计数时钟 DEMO5 键盘扫描设计/DEMO6 波形发生器/DEMO7 用DAC实现电压信号检测/DEMO8 ADC电压测量/DEMO9 液晶驱动电路设计
💻 RPT
📖 第 1 页 / 共 5 页
字号:
Project Information            d:\eda-240h\altera\7128_84_vhdl\demo9\demo9.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 12/15/2004 09:30:53

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

demo9     EPM7128SLC84-6   18       15       0      88      59          68 %

User Pins:                 18       15       0  



Project Information            d:\eda-240h\altera\7128_84_vhdl\demo9\demo9.rpt

** PROJECT COMPILATION MESSAGES **

Warning: GLOBAL primitive on node 'RESET' feeds logic -- non-global signal usage may result
Warning: Primitive 'IO_DS1' is stuck at GND
Warning: Primitive 'IO_DS2' is stuck at GND
Info: Reserved unused input pin 'D7' for future use because it has a pin assignment -- pin is tri-stated and must be connected to your board
Info: Reserved unused input pin 'D6' for future use because it has a pin assignment -- pin is tri-stated and must be connected to your board
Info: Reserved unused input pin 'D5' for future use because it has a pin assignment -- pin is tri-stated and must be connected to your board
Info: Reserved unused input pin 'D4' for future use because it has a pin assignment -- pin is tri-stated and must be connected to your board
Info: Reserved unused input pin 'D3' for future use because it has a pin assignment -- pin is tri-stated and must be connected to your board
Info: Reserved unused input pin 'D2' for future use because it has a pin assignment -- pin is tri-stated and must be connected to your board
Info: Reserved unused input pin 'D1' for future use because it has a pin assignment -- pin is tri-stated and must be connected to your board
Info: Reserved unused input pin 'D0' for future use because it has a pin assignment -- pin is tri-stated and must be connected to your board
Info: Reserved unused input pin 'SW2' for future use because it has a pin assignment -- pin is tri-stated and must be connected to your board
Info: Reserved unused input pin 'SW1' for future use because it has a pin assignment -- pin is tri-stated and must be connected to your board
Info: Reserved unused input pin 'SW3' for future use because it has a pin assignment -- pin is tri-stated and must be connected to your board
Info: Reserved unused input pin 'SW5' for future use because it has a pin assignment -- pin is tri-stated and must be connected to your board
Info: Reserved unused input pin 'SW4' for future use because it has a pin assignment -- pin is tri-stated and must be connected to your board
Info: Reserved unused input pin 'SW6' for future use because it has a pin assignment -- pin is tri-stated and must be connected to your board
Info: Reserved unused input pin 'SW8' for future use because it has a pin assignment -- pin is tri-stated and must be connected to your board
Info: Reserved unused input pin 'SW7' for future use because it has a pin assignment -- pin is tri-stated and must be connected to your board


Project Information            d:\eda-240h\altera\7128_84_vhdl\demo9\demo9.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'CLK' chosen for auto global Clock
INFO: Signal 'RESET' chosen for auto global Clear


Project Information            d:\eda-240h\altera\7128_84_vhdl\demo9\demo9.rpt

** PIN/LOCATION/CHIP ASSIGNMENTS **

                  Actual                  
    User       Assignments                
Assignments   (if different)     Node Name

demo9@76                          CD
demo9@83                          CLK
demo9@44                          D0
demo9@45                          D1
demo9@46                          D2
demo9@48                          D3
demo9@49                          D4
demo9@50                          D5
demo9@51                          D6
demo9@52                          D7
demo9@80                          IO_DS1
demo9@81                          IO_DS2
demo9@79                          LWRM
demo9@63                          MEMA0
demo9@64                          MEMA1
demo9@65                          MEMA2
demo9@67                          MEMA3
demo9@68                          MEMA4
demo9@69                          MEMA5
demo9@70                          MEMA6
demo9@73                          MEMA7
demo9@74                          MEMA8
demo9@75                          MEMA9
demo9@77                          MRON
demo9@1                           RESET
demo9@33                          SW1
demo9@34                          SW2
demo9@35                          SW3
demo9@36                          SW4
demo9@37                          SW5
demo9@39                          SW6
demo9@40                          SW7
demo9@41                          SW8


Project Information            d:\eda-240h\altera\7128_84_vhdl\demo9\demo9.rpt

** FILE HIERARCHY **



|xlcd1:1|
|xlcd1:1|lpm_add_sub:1062|
|xlcd1:1|lpm_add_sub:1062|addcore:adder|
|xlcd1:1|lpm_add_sub:1062|addcore:adder|addcore:adder1|
|xlcd1:1|lpm_add_sub:1062|addcore:adder|addcore:adder0|
|xlcd1:1|lpm_add_sub:1062|altshift:result_ext_latency_ffs|
|xlcd1:1|lpm_add_sub:1062|altshift:carry_ext_latency_ffs|
|xlcd1:1|lpm_add_sub:1062|altshift:oflow_ext_latency_ffs|
|xlcd1:1|lpm_add_sub:1695|
|xlcd1:1|lpm_add_sub:1695|addcore:adder|
|xlcd1:1|lpm_add_sub:1695|addcore:adder|addcore:adder1|
|xlcd1:1|lpm_add_sub:1695|addcore:adder|addcore:adder0|
|xlcd1:1|lpm_add_sub:1695|altshift:result_ext_latency_ffs|
|xlcd1:1|lpm_add_sub:1695|altshift:carry_ext_latency_ffs|
|xlcd1:1|lpm_add_sub:1695|altshift:oflow_ext_latency_ffs|
|xlcd2:3|
|74273:11|
|74244:20|


Device-Specific Information:   d:\eda-240h\altera\7128_84_vhdl\demo9\demo9.rpt
demo9

***** Logic for device 'demo9' compiled without errors.




Device: EPM7128SLC84-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff
    MultiVolt I/O                              = OFF

              R  R  R  R     R  R  R                                         
              E  E  E  E     E  E  E                                         
              S  S  S  S     S  S  S  V                 I  I                 
              E  E  E  E     E  E  E  C     R           O  O     V        M  
              R  R  R  R     R  R  R  C     E           _  _  L  C  M     E  
              V  V  V  V  G  V  V  V  I  G  S  G  C  G  D  D  W  C  R     M  
              E  E  E  E  N  E  E  E  N  N  E  N  L  N  S  S  R  I  O  C  A  
              D  D  D  D  D  D  D  D  T  D  T  D  K  D  2  1  M  O  N  D  9  
            -----------------------------------------------------------------_ 
          /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
RESERVED | 12                                                              74 | MEMA8 
   VCCIO | 13                                                              73 | MEMA7 
    #TDI | 14                                                              72 | GND 
RESERVED | 15                                                              71 | #TDO 
RESERVED | 16                                                              70 | MEMA6 
RESERVED | 17                                                              69 | MEMA5 
RESERVED | 18                                                              68 | MEMA4 
     GND | 19                                                              67 | MEMA3 
RESERVED | 20                                                              66 | VCCIO 
RESERVED | 21                                                              65 | MEMA2 
RESERVED | 22                        EPM7128SLC84-6                        64 | MEMA1 
    #TMS | 23                                                              63 | MEMA0 
RESERVED | 24                                                              62 | #TCK 
RESERVED | 25                                                              61 | RESERVED 
   VCCIO | 26                                                              60 | RESERVED 
RESERVED | 27                                                              59 | GND 
RESERVED | 28                                                              58 | RESERVED 
RESERVED | 29                                                              57 | RESERVED 
RESERVED | 30                                                              56 | RESERVED 
RESERVED | 31                                                              55 | RESERVED 
     GND | 32                                                              54 | RESERVED 
         |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
           ------------------------------------------------------------------ 
              S  S  S  S  S  V  S  S  S  G  V  D  D  D  G  D  D  D  D  D  V  
              W  W  W  W  W  C  W  W  W  N  C  0  1  2  N  3  4  5  6  7  C  
              1  2  3  4  5  C  6  7  8  D  C           D                 C  
                             I              I                             I  
                             O              N                             O  
                                            T                                
                                                                             
                                                                             


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -