📄 crc2.tan.qmsg
字号:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "" 0}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Classic Timing Analyzer Quartus II " "Info: Running Quartus II Classic Timing Analyzer" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 7.2 Build 151 09/26/2007 SJ Full Version " "Info: Version 7.2 Build 151 09/26/2007 SJ Full Version" { } { } 0 0 "%1!s!" 0 0 "" 0} { "Info" "IQEXE_START_BANNER_TIME" "Wed Oct 15 01:40:18 2008 " "Info: Processing started: Wed Oct 15 01:40:18 2008" { } { } 0 0 "Processing started: %1!s!" 0 0 "" 0} } { } 4 0 "Running %2!s! %1!s!" 0 0 "" 0}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_tan --read_settings_files=off --write_settings_files=off crc2 -c crc2 --timing_analysis_only " "Info: Command: quartus_tan --read_settings_files=off --write_settings_files=off crc2 -c crc2 --timing_analysis_only" { } { } 0 0 "Command: %1!s!" 0 0 "" 0}
{ "Info" "ITDB_FULL_TPD_RESULT" "m_in\[6\] r_out\[1\] 14.827 ns Longest " "Info: Longest tpd from source pin \"m_in\[6\]\" to destination pin \"r_out\[1\]\" is 14.827 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns m_in\[6\] 1 PIN PIN_33 4 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_33; Fanout = 4; PIN Node = 'm_in\[6\]'" { } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "" { m_in[6] } "NODE_NAME" } } { "crc2.bdf" "" { Schematic "F:/FPGA_CHENGXU/crc2/crc2.bdf" { { 216 -56 112 232 "m_in\[7..0\]" "" } } } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(6.105 ns) + CELL(0.590 ns) 8.164 ns crc_j:inst9\|r~106 2 COMB LC_X16_Y2_N5 3 " "Info: 2: + IC(6.105 ns) + CELL(0.590 ns) = 8.164 ns; Loc. = LC_X16_Y2_N5; Fanout = 3; COMB Node = 'crc_j:inst9\|r~106'" { } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "6.695 ns" { m_in[6] crc_j:inst9|r~106 } "NODE_NAME" } } { "crc_j.vhd" "" { Text "F:/FPGA_CHENGXU/crc2/crc_j.vhd" 16 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.401 ns) + CELL(0.442 ns) 9.007 ns crc_j:inst9\|r~107 3 COMB LC_X16_Y2_N2 3 " "Info: 3: + IC(0.401 ns) + CELL(0.442 ns) = 9.007 ns; Loc. = LC_X16_Y2_N2; Fanout = 3; COMB Node = 'crc_j:inst9\|r~107'" { } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "0.843 ns" { crc_j:inst9|r~106 crc_j:inst9|r~107 } "NODE_NAME" } } { "crc_j.vhd" "" { Text "F:/FPGA_CHENGXU/crc2/crc_j.vhd" 16 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(3.712 ns) + CELL(2.108 ns) 14.827 ns r_out\[1\] 4 PIN PIN_142 0 " "Info: 4: + IC(3.712 ns) + CELL(2.108 ns) = 14.827 ns; Loc. = PIN_142; Fanout = 0; PIN Node = 'r_out\[1\]'" { } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "5.820 ns" { crc_j:inst9|r~107 r_out[1] } "NODE_NAME" } } { "crc2.bdf" "" { Schematic "F:/FPGA_CHENGXU/crc2/crc2.bdf" { { 376 488 664 392 "r_out\[15..0\]" "" } } } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "4.609 ns ( 31.09 % ) " "Info: Total cell delay = 4.609 ns ( 31.09 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "10.218 ns ( 68.91 % ) " "Info: Total interconnect delay = 10.218 ns ( 68.91 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/work/quartusii7.2/quartus/bin/TimingClosureFloorplan.fld" "" "14.827 ns" { m_in[6] crc_j:inst9|r~106 crc_j:inst9|r~107 r_out[1] } "NODE_NAME" } } { "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/work/quartusii7.2/quartus/bin/Technology_Viewer.qrui" "14.827 ns" { m_in[6] {} m_in[6]~out0 {} crc_j:inst9|r~106 {} crc_j:inst9|r~107 {} r_out[1] {} } { 0.000ns 0.000ns 6.105ns 0.401ns 3.712ns } { 0.000ns 1.469ns 0.590ns 0.442ns 2.108ns } "" } } } 0 0 "%4!s! tpd from source pin \"%1!s!\" to destination pin \"%2!s!\" is %3!s!" 0 0 "" 0}
{ "Info" "IQEXE_ERROR_COUNT" "Classic Timing Analyzer 0 s 0 s Quartus II " "Info: Quartus II Classic Timing Analyzer was successful. 0 errors, 0 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "112 " "Info: Allocated 112 megabytes of memory during processing" { } { } 0 0 "Allocated %1!s! megabytes of memory during processing" 0 0 "" 0} { "Info" "IQEXE_END_BANNER_TIME" "Wed Oct 15 01:40:18 2008 " "Info: Processing ended: Wed Oct 15 01:40:18 2008" { } { } 0 0 "Processing ended: %1!s!" 0 0 "" 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:00 " "Info: Elapsed time: 00:00:00" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "" 0} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "" 0}
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -