⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 regkeys

📁 this is the cla adder
💻
📖 第 1 页 / 共 2 页
字号:
NUM_PROPERTIES396sprop_100_namePROP_xcpldFitDesInitsprop_100_val"Low"sprop_101_namePROP_xcpldFitDesTimingCstsprop_101_val"true"sprop_102_namePROP_CPLDFitkeepiosprop_102_val"false"sprop_103_namePROP_cpldBestFitsprop_103_val"false"sprop_104_namePROP_xcpldFitDesMultiLogicOptsprop_104_val"true"sprop_105_namePROP_cpldfit_otherCmdLineOptionssprop_105_val""sprop_106_namePROP_fitGenSimModelsprop_106_val"false"sprop_107_namePROP_cpldfitHDLeqStylesprop_107_val"Source"sprop_108_namePROP_xcpldFitDesSlewsprop_108_val"Fast"sprop_109_namePROP_xcpldUseGlobalClockssprop_109_val"true"sprop_10_namePROP_PostFitSimTopsprop_10_val""sprop_110_namePROP_xcpldUseGlobalOutputEnablessprop_110_val"true"sprop_111_namePROP_xcpldUseGlobalSetResetsprop_111_val"true"sprop_112_namePROP_hprep6_autosigsprop_112_val"false"sprop_113_namePROP_hprep6_otherCmdLineOptionssprop_113_val""sprop_114_namePROP_xcpldFittimRptOptionsprop_114_val"Summary"sprop_115_namePROP_taengine_otherCmdLineOptionssprop_115_val""sprop_116_namePROP_xilxSynthMacroPreservesprop_116_val"true"sprop_117_namePROP_xilxSynthXORPreservesprop_117_val"true"sprop_118_namePROP_xilxSynthKeepHierarchy_CPLDsprop_118_val"Yes"sprop_119_namePROP_PlsClockEnablesprop_119_val"true"sprop_11_namePROP_PostSynthSimTopsprop_11_val"Module|stimulus"sprop_120_namePROP_CompxlibAbelLibsprop_120_val"true"sprop_121_namePROP_CompxlibCPLDDetLibsprop_121_val"true"sprop_122_namePROP_xcpldFitTemplate_xpla3sprop_122_val"Optimize Density"sprop_123_namePROP_FunctionBlockInputLimitsprop_123_val"38"sprop_124_namePROP_xilxMapPackRegIntosprop_124_val"Off"sprop_125_namePROP_xcpldFitDesInputLmt_xbrsprop_125_val"32"sprop_126_namePROP_xcpldFitDesUnusedsprop_126_val"Keeper"sprop_127_namePROP_xcpldFitDesTriModesprop_127_val"Keeper"sprop_128_namePROP_xcpldFitDesVoltsprop_128_val"LVCMOS18"sprop_129_namePROP_UseDataGatesprop_129_val"true"sprop_12_namePROP_UseSmartGuidesprop_12_val"false"sprop_130_namePROP_xilxBitgCfg_GenOpt_IEEE1532File_xbrsprop_130_val"false"sprop_131_namePROP_mapIgnoreTimingConstraintssprop_131_val"false"sprop_132_namePROP_ngdbuildUseLOCConstraintssprop_132_val"true"sprop_133_namePROP_xilxNgdbldNTTypesprop_133_val"Timestamp"sprop_134_namePROP_xilxNgdbldIOPadssprop_134_val"false"sprop_135_namePROP_xilxNgdbldUnexpBlkssprop_135_val"false"sprop_136_namePROP_xilxNgdbldURsprop_136_val""sprop_137_namePROP_xilxMapTrimUnconnSigsprop_137_val"true"sprop_138_namePROP_xilxMapReplicateLogicsprop_138_val"true"sprop_139_namePROP_xilxMapAllowLogicOptsprop_139_val"false"sprop_13_namePROP_PartitionCreateDeletesprop_13_val""sprop_140_namePROP_xilxMapCoverModesprop_140_val"Area"sprop_141_namePROP_xilxMapReportDetailsprop_141_val"false"sprop_142_namePROP_mapUseRLOCConstraintssprop_142_val"true"sprop_143_namePROP_xilxMapDisableRegOrderingsprop_143_val"false"sprop_144_namePROP_xilxMapSliceLogicInUnusedBRAMssprop_144_val"false"sprop_145_namePROP_map_otherCmdLineOptionssprop_145_val""sprop_146_namePROP_xilxPARplacerEffortLevelsprop_146_val"None"sprop_147_namePROP_xilxPARrouterEffortLevelsprop_147_val"None"sprop_148_namePROP_xilxPARplacerCostTablesprop_148_val"1"sprop_149_namePROP_xilxPARstratsprop_149_val"Normal Place and Route"sprop_14_namePROP_PartitionForceSynthsprop_14_val""sprop_150_namePROP_parUseTimingConstraintssprop_150_val"true"sprop_151_namePROP_parIgnoreTimingConstraintssprop_151_val"false"sprop_152_namePROP_xilxPARuseBondedIOsprop_152_val"false"sprop_153_namePROP_par_otherCmdLineOptionssprop_153_val""sprop_154_namePROP_mpprViewParRptsForAllRsltsprop_154_val"true"sprop_155_namePROP_mpprRsltToCopysprop_155_val""sprop_156_namePROP_xilxBitgCfg_GenOpt_DRCsprop_156_val"true"sprop_157_namePROP_xilxBitgCfg_GenOpt_BitFilesprop_157_val"true"sprop_158_namePROP_xilxBitgCfg_GenOpt_BinaryFilesprop_158_val"false"sprop_159_namePROP_xilxBitgCfg_GenOpt_ASCIIFilesprop_159_val"false"sprop_15_namePROP_PartitionForceTranslatesprop_15_val""sprop_160_namePROP_xilxBitgCfg_GenOpt_Compresssprop_160_val"false"sprop_161_namePROP_bitgen_otherCmdLineOptionssprop_161_val""sprop_162_namePROP_xilxBitgCfg_Pgmsprop_162_val"Pull Up"sprop_163_namePROP_xilxBitgCfg_Donesprop_163_val"Pull Up"sprop_164_namePROP_xilxBitgCfg_TCKsprop_164_val"Pull Up"sprop_165_namePROP_xilxBitgCfg_TDIsprop_165_val"Pull Up"sprop_166_namePROP_xilxBitgCfg_TDOsprop_166_val"Pull Up"sprop_167_namePROP_xilxBitgCfg_TMSsprop_167_val"Pull Up"sprop_168_namePROP_xilxBitgCfg_Unusedsprop_168_val"Pull Down"sprop_169_namePROP_xilxBitgCfg_Codesprop_169_val"0xFFFFFFFF"sprop_16_namePROP_PartitionForcePlacementsprop_16_val""sprop_170_namePROP_xilxBitgStart_Clksprop_170_val"CCLK"sprop_171_namePROP_xilxBitgStart_IntDonesprop_171_val"false"sprop_172_namePROP_xilxBitgStart_Clk_Donesprop_172_val"Default (4)"sprop_173_namePROP_xilxBitgStart_Clk_EnOutsprop_173_val"Default (5)"sprop_174_namePROP_xilxBitgStart_Clk_WrtEnsprop_174_val"Default (6)"sprop_175_namePROP_xilxBitgStart_Clk_RelDLLsprop_175_val"Default (NoWait)"sprop_176_namePROP_xilxBitgStart_Clk_DriveDonesprop_176_val"false"sprop_177_namePROP_xilxBitgReadBk_Secsprop_177_val"Enable Readback and Reconfiguration"sprop_178_namePROP_xilxBitgCfg_GenOpt_ReadBacksprop_178_val"false"sprop_179_namePROP_CurrentFloorplanFilesprop_179_val""sprop_17_namePROP_DesignNamesprop_17_val"BCDadder"sprop_180_namePROP_xilxPreTrceRptsprop_180_val"Verbose Report"sprop_181_namePROP_xilxPreTrceRptLimitsprop_181_val"3"sprop_182_namePROP_xilxPreTrceAdvAnasprop_182_val"false"sprop_183_namePROP_xilxPreTrceUncovPathsprop_183_val""sprop_184_namePROP_xilxPreTrceEndpointPathsprop_184_val""sprop_185_namePROP_PreTrceFastPathsprop_185_val"false"sprop_186_namePROP_xilxPostTrceRptsprop_186_val"Verbose Report"sprop_187_namePROP_xilxPostTrceRptLimitsprop_187_val"3"sprop_188_namePROP_xilxPostTrceAdvAnasprop_188_val"false"sprop_189_namePROP_xilxPostTrceUncovPathsprop_189_val""sprop_18_namePROP_Dummysprop_18_val"dum1"sprop_190_namePROP_xilxPostTrceEndpointPathsprop_190_val""sprop_191_namePROP_PostTrceFastPathsprop_191_val"false"sprop_192_namePROP_xilxPostTrceStampsprop_192_val""sprop_193_namePROP_PreTrceGenTimegroupssprop_193_val"false"sprop_194_namePROP_PreTrceGenDatasheetsprop_194_val"true"sprop_195_namePROP_PostTrceGenTimegroupssprop_195_val"false"sprop_196_namePROP_PostTrceGenDatasheetsprop_196_val"true"sprop_197_namePROP_xilxPostTrceTSIFilesprop_197_val""sprop_198_namePROP_PreTrceTSIFilesprop_198_val""sprop_199_namePROP_primetimeBlockRamDatasprop_199_val""sprop_19_namePROP_LastAppliedGoalsprop_19_val"Balanced"sprop_1_namePROP_SteCreatedBysprop_1_val""sprop_200_namePROP_primeFlatternOutputNetlistsprop_200_val"false"sprop_201_namePROP_primeCorrelateOutputsprop_201_val"false"sprop_202_namePROP_primeTopLevelModulesprop_202_val""sprop_203_namePROP_AutoGenFilesprop_203_val"false"sprop_204_namePROP_CompxlibXlnxCoreLibsprop_204_val"true"sprop_205_namePROP_xilxSynthGlobOptsprop_205_val"AllClockNets"sprop_206_namePROP_xstAutoBRAMPackingsprop_206_val"false"sprop_207_namePROP_xstBRAMUtilRatiosprop_207_val"100"sprop_208_namePROP_xstAsynToSyncsprop_208_val"false"sprop_209_namePROP_xstReadCoressprop_209_val"true"sprop_20_namePROP_LastAppliedStrategysprop_20_val"Xilinx Default (unlocked)"sprop_210_namePROP_xstCoresSearchDirsprop_210_val""sprop_211_namePROP_xstWriteTimingConstraintssprop_211_val"false"sprop_212_namePROP_xstSliceUtilRatiosprop_212_val"100"sprop_213_namePROP_xstCrossClockAnalysissprop_213_val"false"sprop_214_namePROP_xstFsmStylesprop_214_val"LUT"sprop_215_namePROP_SynthExtractRAMsprop_215_val"true"sprop_216_namePROP_SynthExtractROMsprop_216_val"true"sprop_217_namePROP_SynthDecoderExtractsprop_217_val"true"sprop_218_namePROP_SynthEncoderExtractsprop_218_val"Yes"sprop_219_namePROP_SynthShiftRegExtractsprop_219_val"true"sprop_21_namePROP_LastUnlockStatussprop_21_val"false"sprop_220_namePROP_SynthLogicalShifterExtractsprop_220_val"true"sprop_221_namePROP_xilxSynthRegBalancingsprop_221_val"No"sprop_222_namePROP_xstPackIORegistersprop_222_val"Auto"sprop_223_namePROP_xstSlicePackingsprop_223_val"true"sprop_224_namePROP_xstOptimizeInsPrimtivessprop_224_val"false"sprop_225_namePROP_xilxSynthRegDuplicationsprop_225_val"true"sprop_226_namePROP_xstUseClockEnablesprop_226_val"Yes"sprop_227_namePROP_xstUseSyncSetsprop_227_val"Yes"sprop_228_namePROP_xstUseSyncResetsprop_228_val"Yes"sprop_229_namePROP_VirtexSynthAutoConstrainsprop_229_val"true"sprop_22_namePROP_SimUseCustom_behavsprop_22_val"false"sprop_230_namePROP_xilxMapTimingDrivenPackingsprop_230_val"false"sprop_231_namePROP_xilxBitgCfg_GenOpt_IEEE1532Filesprop_231_val"false"sprop_232_namePROP_xilxBitgCfg_GenOpt_EnableCRCsprop_232_val"true"sprop_233_namePROP_xilxBitgCfg_DCMShutdownsprop_233_val"false"sprop_234_namePROPEXT_xilxMapGenInputK_virtex2sprop_234_val"4"sprop_235_namePROPEXT_SynthMultStyle_virtex2sprop_235_val"Auto"sprop_236_namePROPEXT_xilxSynthMaxFanout_virtex2sprop_236_val"500"sprop_237_namePROPEXT_xilxSynthAddBufg_spartan3esprop_237_val"24"sprop_238_namePROPEXT_xilxBitgCfg_Rate_spartan3esprop_238_val"Default (1)"sprop_239_namePROP_TopDesignUnitsprop_239_val""sprop_23_namePROP_SimDosprop_23_val"true"sprop_240_namePROP_TopDesignUnitsprop_240_val""sprop_241_namePROP_TopDesignUnitsprop_241_val""sprop_242_namePROP_TopDesignUnitsprop_242_val""sprop_243_namePROP_TopDesignUnitsprop_243_val""sprop_244_namePROP_TopDesignUnitsprop_244_val""sprop_245_namePROP_TopDesignUnitsprop_245_val""sprop_246_namePROP_TopDesignUnitsprop_246_val""sprop_247_namePROP_TopDesignUnitsprop_247_val""sprop_248_namePROP_TopDesignUnitsprop_248_val""sprop_249_namePROP_TopDesignUnitsprop_249_val""sprop_24_namePROP_SimUseCustom_postMapsprop_24_val"false"sprop_250_namePROP_TopDesignUnitsprop_250_val""sprop_251_namePROP_TopDesignUnitsprop_251_val""sprop_252_namePROP_TopDesignUnitsprop_252_val""sprop_253_namePROP_TopDesignUnitsprop_253_val""sprop_254_namePROP_TopDesignUnitsprop_254_val""sprop_255_namePROP_TopDesignUnitsprop_255_val""sprop_256_namePROP_TopDesignUnitsprop_256_val""sprop_257_namePROP_TopDesignUnitsprop_257_val""sprop_258_namePROP_xstVeriIncludeDirsprop_258_val""sprop_259_namePROP_xstVeriIncludeDirsprop_259_val""sprop_25_namePROP_SimUseCustom_postParsprop_25_val"false"sprop_260_namePROP_DevFamilysprop_260_val"Spartan3E"sprop_261_namePROP_Simulatorsprop_261_val"Modelsim-SE Mixed"sprop_262_namePROP_SmartGuideFileNamesprop_262_val"top_guide.ncd"sprop_263_namePROP_vsim_otherCmdLineOptionssprop_263_val""sprop_264_namePROP_vlog_otherCmdLineOptionssprop_264_val""sprop_265_namePROP_vcom_otherCmdLineOptionssprop_265_val""sprop_266_namePROP_ModelSimSignalWinsprop_266_val"true"sprop_267_namePROP_ModelSimWaveWinsprop_267_val"true"sprop_268_namePROP_ModelSimStructWinsprop_268_val"true"sprop_269_namePROP_ModelSimSourceWinsprop_269_val"false"sprop_26_namePROP_ModelSimUseConfigNamesprop_26_val"false"sprop_270_namePROP_ModelSimListWinsprop_270_val"false"sprop_271_namePROP_ModelSimVarsWinsprop_271_val"false"sprop_272_namePROP_ModelSimProcWinsprop_272_val"false"sprop_273_namePROP_ModelSimDataWinsprop_273_val"false"sprop_274_namePROP_ModelSimSimRessprop_274_val"Default (1 ps)"sprop_275_namePROP_SimSyntaxsprop_275_val"93"sprop_276_namePROP_SimUseExpDeclOnlysprop_276_val"true"sprop_277_namePROP_ModelSimSimRunTime_tbsprop_277_val"1000ns"sprop_278_namePROP_ModelSimUutInstName_postMapsprop_278_val"UUT"sprop_279_namePROP_ModelSimUutInstName_postParsprop_279_val"UUT"

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -