⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 autoseller.rpt

📁 自动售饮料机。用vhdl变写的自动售物品的程序。
💻 RPT
📖 第 1 页 / 共 4 页
字号:
Project Information          f:\my projects\eda-vhdl\autoseller\autoseller.rpt

MAX+plus II Compiler Report File
Version 9.3 7/23/1999
Compiled: 12/14/2007 04:27:02

Copyright (C) 1988-1999 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


AUTOSELLER


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

autoseller
      EPM7128ALC84-6       14       12       0      42      23          32 %

User Pins:                 14       12       0  



Project Information          f:\my projects\eda-vhdl\autoseller\autoseller.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Primitive 'SOUT3' is stuck at GND
Warning: Primitive 'SOUT2' is stuck at GND


** PROJECT TIMING MESSAGES **

Warning: Timing characteristics of device EPM7128ALC84-6 are preliminary


Project Information          f:\my projects\eda-vhdl\autoseller\autoseller.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'clock' chosen for auto global Clock


Device-Specific Information: f:\my projects\eda-vhdl\autoseller\autoseller.rpt
autoseller

***** Logic for device 'autoseller' compiled without errors.




Device: EPM7128ALC84-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff
    MultiVolt I/O                              = OFF

                                    f                                         
                                 h  i                    R  R  R     R  R  R  
                              o  a  v                    E  E  E     E  E  E  
                              n  l  e  V                 S  S  S     S  S  S  
               l  l  r  l     e  f  c  C           c     E  E  E  V  E  E  E  
               i  i  e  i     c  c  o  C           l     R  R  R  C  R  R  R  
               n  n  s  n  G  o  o  i  I  G  G  G  o  G  V  V  V  C  V  V  V  
               e  e  e  e  N  i  i  n  N  N  N  N  c  N  E  E  E  I  E  E  E  
               1  0  t  3  D  n  n  s  T  D  D  D  k  D  D  D  D  O  D  D  D  
             -----------------------------------------------------------------_ 
           /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    line2 | 12                                                              74 | dispense 
    VCCIO | 13                                                              73 | ready 
     #TDI | 14                                                              72 | GND 
 RESERVED | 15                                                              71 | #TDO 
     row1 | 16                                                              70 | SOUT4 
     row0 | 17                                                              69 | SOUT5 
     row2 | 18                                                              68 | SOUT1 
      GND | 19                                                              67 | SOUT7 
     row3 | 20                                                              66 | VCCIO 
 tencoins | 21                                                              65 | SOUT0 
 RESERVED | 22                        EPM7128ALC84-6                        64 | SOUT6 
     #TMS | 23                                                              63 | ret 
 RESERVED | 24                                                              62 | #TCK 
 RESERVED | 25                                                              61 | RESERVED 
    VCCIO | 26                                                              60 | RESERVED 
 RESERVED | 27                                                              59 | GND 
 RESERVED | 28                                                              58 | RESERVED 
 RESERVED | 29                                                              57 | RESERVED 
 RESERVED | 30                                                              56 | coin 
 RESERVED | 31                                                              55 | SOUT3 
      GND | 32                                                              54 | SOUT2 
          |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
            ------------------------------------------------------------------ 
               R  R  R  R  R  V  R  R  R  G  V  R  R  R  G  R  R  R  R  R  V  
               E  E  E  E  E  C  E  E  E  N  C  E  E  E  N  E  E  E  E  E  C  
               S  S  S  S  S  C  S  S  S  D  C  S  S  S  D  S  S  S  S  S  C  
               E  E  E  E  E  I  E  E  E     I  E  E  E     E  E  E  E  E  I  
               R  R  R  R  R  O  R  R  R     N  R  R  R     R  R  R  R  R  O  
               V  V  V  V  V     V  V  V     T  V  V  V     V  V  V  V  V     
               E  E  E  E  E     E  E  E        E  E  E     E  E  E  E  E     
               D  D  D  D  D     D  D  D        D  D  D     D  D  D  D  D     
                                                                              


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (3.3 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (3.3 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information: f:\my projects\eda-vhdl\autoseller\autoseller.rpt
autoseller

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   8/ 8(100%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     0/16(  0%)   6/ 8( 75%)   0/16(  0%)   0/36(  0%) 
C:    LC33 - LC48     0/16(  0%)   1/ 8( 12%)   0/16(  0%)   0/36(  0%) 
D:    LC49 - LC64     0/16(  0%)   0/ 8(  0%)   0/16(  0%)   0/36(  0%) 
E:    LC65 - LC80     0/16(  0%)   0/ 8(  0%)   0/16(  0%)   0/36(  0%) 
F:    LC81 - LC96    12/16( 75%)   4/ 8( 50%)  15/16( 93%)  23/36( 63%) 
G:   LC97 - LC112    14/16( 87%)   8/ 8(100%)  10/16( 62%)  19/36( 52%) 
H:  LC113 - LC128    16/16(100%)   2/ 8( 25%)  16/16(100%)  25/36( 69%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                            29/64     ( 45%)
Total logic cells used:                         42/128    ( 32%)
Total shareable expanders used:                 23/128    ( 17%)
Total Turbo logic cells used:                   42/128    ( 32%)
Total shareable expanders not available (n/a):  18/128    ( 14%)
Average fan-in:                                  10.09
Total fan-in:                                   424

Total input pins required:                      14
Total fast input logic cells required:           0
Total output pins required:                     12
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                     42
Total flipflops required:                        5
Total product terms required:                  174
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:          21

Synthesized logic cells:                        25/ 128   ( 19%)



Device-Specific Information: f:\my projects\eda-vhdl\autoseller\autoseller.rpt
autoseller

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  83      -   -       INPUT  G            0      0   0    0    0    0    0  clock
   4   (16)  (A)      INPUT               0      0   0    0    0    0   18  fivecoins
   5   (14)  (A)      INPUT               0      0   0    0    0    0   20  halfcoin
  10    (6)  (A)      INPUT               0      0   0    0    0   10   25  line0
  11    (5)  (A)      INPUT               0      0   0    0    0   10   27  line1
  12    (3)  (A)      INPUT               0      0   0    0    0   10   27  line2
   8   (11)  (A)      INPUT               0      0   0    0    0   10   27  line3
   6   (13)  (A)      INPUT               0      0   0    0    0    0   19  onecoin
   9    (8)  (A)      INPUT               0      0   0    0    0    0    5  reset
  17   (25)  (B)      INPUT               0      0   0    0    0    5    0  row0
  16   (27)  (B)      INPUT               0      0   0    0    0    5    0  row1
  18   (24)  (B)      INPUT               0      0   0    0    0    6    0  row2
  20   (21)  (B)      INPUT               0      0   0    0    0    6    0  row3
  21   (19)  (B)      INPUT               0      0   0    0    0    0   17  tencoins


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information: f:\my projects\eda-vhdl\autoseller\autoseller.rpt
autoseller

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  56     86    F     OUTPUT      t        1      0   1    4    5    0    0  coin
  74    117    H     OUTPUT      t        0      0   0    4    5    0    0  dispense
  73    115    H     OUTPUT      t        0      0   0    4    5    0    0  ready
  63     97    G     OUTPUT      t        4      0   0    4    7    0    0  ret
  65    101    G     OUTPUT      t        0      0   0    7    0    0    0  SOUT0
  68    105    G     OUTPUT      t        0      0   0    7    0    0    0  SOUT1
  54     83    F     OUTPUT      t        0      0   0    0    0    0    0  SOUT2
  55     85    F     OUTPUT      t        0      0   0    0    0    0    0  SOUT3
  70    109    G     OUTPUT      t        0      0   0    8    0    0    0  SOUT4
  69    107    G     OUTPUT      t        0      0   0    8    0    0    0  SOUT5
  64     99    G     OUTPUT      t        0      0   0    8    0    0    0  SOUT6
  67    104    G     OUTPUT      t        0      0   0    8    0    0    0  SOUT7


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information: f:\my projects\eda-vhdl\autoseller\autoseller.rpt
autoseller

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   -    116    H       DFFE   +  t        1      1   0    9    6    4   20  present_state4 (:27)
   -    114    H       DFFE   +  t        1      1   0    9    6    4   22  present_state3 (:28)
   -    113    H       DFFE   +  t        1      1   0    9    6    4   25  present_state2 (:29)
   -     81    F       DFFE   +  t        1      1   0    5    2    4   26  present_state1 (:30)
   -     98    G       DFFE   +  t        1      1   0    5    2    4   26  present_state0 (:31)
   -     95    F       SOFT    s t        1      0   1    4    5    0    2  ~2686~1
   -    124    H       SOFT    s t        4      0   1    4    6    0    1  ~2749~1
   -    100    G       SOFT    s t        1      0   1    0    4    0    1  ~2749~2
 (58)    91    F       SOFT    s t        0      0   0    4    0    0    1  ~6403~1
   -    103    G       SOFT    s t        1      0   1    4    5    1    0  ~6404~1
   -    108    G       SOFT    s t        1      0   1    4    5    1    0  ~6404~2
   -    127    H       SOFT    s t        2      2   0    8    6    0    1  ~6449~1
 (81)   128    H      LCELL    s t        3      3   0    8    6    0    1  ~6452~1~2
   -    119    H      LCELL    s t        3      2   1    8    6    0    2  ~6452~1

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -