⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 regkeys

📁 FPGA芯片与ADI公司的AD9779之间的通信
💻
📖 第 1 页 / 共 3 页
字号:
NUM_PROPERTIES563sprop_100_namePROP_xstNetlistHierarchysprop_100_val"As Optimized"sprop_101_namePROP_XPowerOptVerboseRptsprop_101_val"false"sprop_102_namePROP_XPowerOptLoadXMLFilesprop_102_val"Default"sprop_103_namePROP_XPowerOptOutputFilesprop_103_val"Default"sprop_104_namePROP_XPowerOptLoadVCDFilesprop_104_val"Default"sprop_105_namePROP_XPowerOptLoadPCFFilesprop_105_val"Default"sprop_106_namePROP_XPowerOptInputTclScriptsprop_106_val""sprop_107_namePROP_XPowerOtherXPowerOptssprop_107_val""sprop_108_namePROP_XplorerModesprop_108_val"Off"sprop_109_namePROP_UserEditorPreferencesprop_109_val"ISE Text Editor"sprop_10_namePROP_PostXlateSimTopsprop_10_val"Module|TB_TX_RX"sprop_110_namePROP_UserEditorCustomSettingsprop_110_val""sprop_111_namePROP_UserConstraintEditorPreferencesprop_111_val"Constraints Editor"sprop_112_namePROP_FlowDebugLevelsprop_112_val"0"sprop_113_namePROP_FitterReportFormatsprop_113_val"HTML"sprop_114_namePROP_ToolPathModelSimsprop_114_val""sprop_115_namePROP_ToolPathSynplifysprop_115_val""sprop_116_namePROP_ToolPathSynplifyProsprop_116_val""sprop_117_namePROP_ToolPathPrecisionsprop_117_val""sprop_118_namePROP_ToolPathChipscopesprop_118_val""sprop_119_namePROP_Enable_Message_Capturesprop_119_val"true"sprop_11_namePROP_PostMapSimTopsprop_11_val"Module|TB_TX_RX"sprop_120_namePROP_Enable_Message_Filteringsprop_120_val"false"sprop_121_namePROP_Enable_Incremental_Messagingsprop_121_val"false"sprop_122_namePROP_lockPinsUcfFilesprop_122_val""sprop_123_namePROP_PrecInputSdcFilesprop_123_val""sprop_124_namePROP_PrecResourceSharingsprop_124_val"true"sprop_125_namePROP_PrecAdvFsmOptimizationsprop_125_val"true"sprop_126_namePROP_PrecUseSafeFsmsprop_126_val"false"sprop_127_namePROP_PrecFsmEncodingsprop_127_val"Auto"sprop_128_namePROP_PrecVhdlSyntaxsprop_128_val"VHDL 93"sprop_129_namePROP_PrecFullCasesprop_129_val"false"sprop_12_namePROP_PostParSimTopsprop_12_val"Module|TB_TX_RX"sprop_130_namePROP_PrecParallelCasesprop_130_val"false"sprop_131_namePROP_PrecArrayBoundsChecksprop_131_val"false"sprop_132_namePROP_PrecAddIOPadssprop_132_val"true"sprop_133_namePROP_PrecTranSetResetToLatchessprop_133_val"true"sprop_134_namePROP_PrecRunRetimingsprop_134_val"false"sprop_135_namePROP_PrecRptclockFreqsprop_135_val"true"sprop_136_namePROP_PrecRptTimingSummarysprop_136_val"true"sprop_137_namePROP_PrecRptCriticalPathssprop_137_val"true"sprop_138_namePROP_PrecRptTimingViolationssprop_138_val"true"sprop_139_namePROP_PrecShowNetFanOutsprop_139_val"true"sprop_13_namePROP_PostFitSimTopsprop_13_val""sprop_140_namePROP_PrecShowClockDomainCrossingsprop_140_val"false"sprop_141_namePROP_PrecRptMissingConstraintssprop_141_val"false"sprop_142_namePROP_PrecOutputFileBasesprop_142_val""sprop_143_namePROP_PrecCreateUcfFromRtlConstraintssprop_143_val"false"sprop_144_namePROP_PrecEdifsprop_144_val"true"sprop_145_namePROP_PrecVerilogsprop_145_val"false"sprop_146_namePROP_PrecVhdlsprop_146_val"false"sprop_147_namePROP_ToolPathLeonardoSpectrumsprop_147_val""sprop_148_namePROP_Parse_Edif_Modulesprop_148_val"false"sprop_149_namePROP_SynthUseFsmExplorerDatasprop_149_val"false"sprop_14_namePROP_PostSynthSimTopsprop_14_val"Module|TB_TX_RX"sprop_150_namePROP_SynthSymbolicFsmsprop_150_val"true"sprop_151_namePROP_SynthResourceSharingsprop_151_val"true"sprop_152_namePROP_SynthNumCriticalPathssprop_152_val"0"sprop_153_namePROP_SynthNumStartEndPointssprop_153_val"0"sprop_154_namePROP_WriteVerilogNetlistsprop_154_val"false"sprop_155_namePROP_WriteVHDLNetlistsprop_155_val"false"sprop_156_namePROP_WriteVendorConstFilesprop_156_val"true"sprop_157_namePROP_SynthDisableIOInsertionsprop_157_val"false"sprop_158_namePROP_SynthFanoutsprop_158_val"100"sprop_159_namePROP_ConstFileNamesprop_159_val""sprop_15_namePROP_UseSmartGuidesprop_15_val"false"sprop_160_namePROP_ConstFileAddOptionsprop_160_val"true"sprop_161_namePROP_SynthProcBoundsprop_161_val"true"sprop_162_namePROP_SynthEnumEncodingsprop_162_val"default"sprop_163_namePROP_Verilog2001sprop_163_val"true"sprop_164_namePROP_SynthModularsprop_164_val"false"sprop_165_namePROP_SynthRetimingsprop_165_val"false"sprop_166_namePROP_SynthPipeliningsprop_166_val"true"sprop_167_namePROP_mapIgnoreTimingConstraintssprop_167_val"false"sprop_168_namePROP_mapTimingAnalyzerLoadDesignsprop_168_val"true"sprop_169_namePROP_parTimingAnalyzerLoadDesignsprop_169_val"true"sprop_16_namePROP_PartitionCreateDeletesprop_16_val""sprop_170_namePROP_ngdbuildUseLOCConstraintssprop_170_val"true"sprop_171_namePROP_xilxNgdbldNTTypesprop_171_val"Timestamp"sprop_172_namePROP_xilxNgdbldIOPadssprop_172_val"false"sprop_173_namePROP_xilxNgdbldUnexpBlkssprop_173_val"false"sprop_174_namePROP_xilxNgdbldURsprop_174_val""sprop_175_namePROP_xilxMapTrimUnconnSigsprop_175_val"true"sprop_176_namePROP_xilxMapReplicateLogicsprop_176_val"true"sprop_177_namePROP_xilxMapAllowLogicOptsprop_177_val"false"sprop_178_namePROP_xilxMapCoverModesprop_178_val"Area"sprop_179_namePROP_xilxMapReportDetailsprop_179_val"false"sprop_17_namePROP_PartitionForceSynthsprop_17_val""sprop_180_namePROP_mapUseRLOCConstraintssprop_180_val"true"sprop_181_namePROP_xilxMapDisableRegOrderingsprop_181_val"false"sprop_182_namePROP_xilxTriStateBuffTXModesprop_182_val"Off"sprop_183_namePROP_xilxMapSliceLogicInUnusedBRAMssprop_183_val"false"sprop_184_namePROP_MapGlobalOptimizationsprop_184_val"false"sprop_185_namePROP_map_otherCmdLineOptionssprop_185_val""sprop_186_namePROP_xilxPARplacerEffortLevelsprop_186_val"None"sprop_187_namePROP_xilxPARrouterEffortLevelsprop_187_val"None"sprop_188_namePROP_xilxPARplacerCostTablesprop_188_val"1"sprop_189_namePROP_parUseTimingConstraintssprop_189_val"true"sprop_18_namePROP_PartitionForceTranslatesprop_18_val""sprop_190_namePROP_parIgnoreTimingConstraintssprop_190_val"false"sprop_191_namePROP_xilxPARuseBondedIOsprop_191_val"false"sprop_192_namePROP_par_otherCmdLineOptionssprop_192_val""sprop_193_namePROP_mpprViewParRptsForAllRsltsprop_193_val"true"sprop_194_namePROP_mpprViewPadRptsForAllRsltsprop_194_val"true"sprop_195_namePROP_mpprRsltToCopysprop_195_val""sprop_196_namePROP_xilxBitgCfg_GenOpt_DRCsprop_196_val"true"sprop_197_namePROP_xilxBitgCfg_GenOpt_BitFilesprop_197_val"true"sprop_198_namePROP_xilxBitgCfg_GenOpt_BinaryFilesprop_198_val"false"sprop_199_namePROP_xilxBitgCfg_GenOpt_ASCIIFilesprop_199_val"false"sprop_19_namePROP_PartitionForcePlacementsprop_19_val""sprop_1_namePROP_SteCreatedBysprop_1_val""sprop_200_namePROP_xilxBitgCfg_GenOpt_Compresssprop_200_val"false"sprop_201_namePROP_xilxBitgCfg_GenOpt_GClkDel0sprop_201_val"11111"sprop_202_namePROP_xilxBitgCfg_GenOpt_GClkDel1sprop_202_val"11111"sprop_203_namePROP_xilxBitgCfg_GenOpt_GClkDel2sprop_203_val"11111"sprop_204_namePROP_xilxBitgCfg_GenOpt_GClkDel3sprop_204_val"11111"sprop_205_namePROP_bitgen_otherCmdLineOptionssprop_205_val""sprop_206_namePROP_xilxBitgCfg_Ratesprop_206_val"4"sprop_207_namePROP_xilxBitgCfg_Clksprop_207_val"Pull Up"sprop_208_namePROP_xilxBitgCfg_M0sprop_208_val"Pull Up"sprop_209_namePROP_xilxBitgCfg_M1sprop_209_val"Pull Up"sprop_20_namePROP_DesignNamesprop_20_val"DDR_TX_TEST"sprop_210_namePROP_xilxBitgCfg_M2sprop_210_val"Pull Up"sprop_211_namePROP_xilxBitgCfg_Pgmsprop_211_val"Pull Up"sprop_212_namePROP_xilxBitgCfg_Donesprop_212_val"Pull Up"sprop_213_namePROP_xilxBitgCfg_TCKsprop_213_val"Pull Up"sprop_214_namePROP_xilxBitgCfg_TDIsprop_214_val"Pull Up"sprop_215_namePROP_xilxBitgCfg_TDOsprop_215_val"Pull Up"sprop_216_namePROP_xilxBitgCfg_TMSsprop_216_val"Pull Up"sprop_217_namePROP_xilxBitgCfg_Unusedsprop_217_val"Pull Down"sprop_218_namePROP_xilxBitgCfg_Codesprop_218_val"0xFFFFFFFF"sprop_219_namePROP_xilxBitgStart_Clksprop_219_val"CCLK"sprop_21_namePROP_Dummysprop_21_val"dum1"sprop_220_namePROP_xilxBitgStart_IntDonesprop_220_val"false"sprop_221_namePROP_xilxBitgStart_Clk_Donesprop_221_val"Default (4)"sprop_222_namePROP_xilxBitgStart_Clk_EnOutsprop_222_val"Default (5)"sprop_223_namePROP_xilxBitgStart_Clk_RelSetsprop_223_val"Default (6)"sprop_224_namePROP_xilxBitgStart_Clk_WrtEnsprop_224_val"Default (6)"sprop_225_namePROP_xilxBitgStart_Clk_RelDLLsprop_225_val"Default (NoWait)"sprop_226_namePROP_xilxBitgStart_Clk_DriveDonesprop_226_val"false"sprop_227_namePROP_xilxBitgReadBk_Secsprop_227_val"Enable Readback and Reconfiguration"sprop_228_namePROP_xilxBitgCfg_GenOpt_ReadBacksprop_228_val"false"sprop_229_namePROP_CurrentFloorplanFilesprop_229_val""sprop_22_namePROP_LastAppliedGoalsprop_22_val"Balanced"sprop_230_namePROP_xilxPreTrceRptsprop_230_val"Verbose Report"sprop_231_namePROP_xilxPreTrceRptLimitsprop_231_val"3"sprop_232_namePROP_xilxPreTrceAdvAnasprop_232_val"false"sprop_233_namePROP_xilxPreTrceUncovPathsprop_233_val""sprop_234_namePROP_xilxPreTrceEndpointPathsprop_234_val""sprop_235_namePROP_PreTrceFastPathsprop_235_val"false"sprop_236_namePROP_xilxPostTrceRptsprop_236_val"Verbose Report"sprop_237_namePROP_xilxPostTrceRptLimitsprop_237_val"3"sprop_238_namePROP_xilxPostTrceAdvAnasprop_238_val"false"sprop_239_namePROP_xilxPostTrceUncovPathsprop_239_val""sprop_23_namePROP_LastAppliedStrategysprop_23_val"Xilinx Default (unlocked)"sprop_240_namePROP_xilxPostTrceEndpointPathsprop_240_val""sprop_241_namePROP_PostTrceFastPathsprop_241_val"false"sprop_242_namePROP_xilxPostTrceStampsprop_242_val""sprop_243_namePROP_PreTrceGenTimegroupssprop_243_val"false"sprop_244_namePROP_PreTrceGenDatasheetsprop_244_val"true"sprop_245_namePROP_PostTrceGenTimegroupssprop_245_val"false"sprop_246_namePROP_PostTrceGenDatasheetsprop_246_val"true"sprop_247_namePROP_xilxPostTrceTSIFilesprop_247_val""sprop_248_namePROP_PreTrceTSIFilesprop_248_val""sprop_249_namePROP_LoadPostTrceTSIFilesprop_249_val"false"sprop_24_namePROP_LastUnlockStatussprop_24_val"false"sprop_250_namePROP_primetimeBlockRamDatasprop_250_val""sprop_251_namePROP_primeFlatternOutputNetlistsprop_251_val"false"sprop_252_namePROP_primeCorrelateOutputsprop_252_val"false"sprop_253_namePROP_primeTopLevelModulesprop_253_val""sprop_254_namePROP_AutoGenFilesprop_254_val"false"sprop_255_namePROP_CompxlibXlnxCoreLibsprop_255_val"true"sprop_256_namePROP_xilxSynthGlobOptsprop_256_val"AllClockNets"sprop_257_namePROP_xstAutoBRAMPackingsprop_257_val"false"sprop_258_namePROP_xstBRAMUtilRatiosprop_258_val"100"sprop_259_namePROP_xstAsynToSyncsprop_259_val"false"sprop_25_namePROP_UserBrowsedStrategyFilessprop_25_val""sprop_260_namePROP_xstReadCoressprop_260_val"true"sprop_261_namePROP_xstCoresSearchDirsprop_261_val""sprop_262_namePROP_xstWriteTimingConstraintssprop_262_val"false"sprop_263_namePROP_xstSliceUtilRatiosprop_263_val"100"sprop_264_namePROP_xstCrossClockAnalysissprop_264_val"false"sprop_265_namePROP_xstFsmStylesprop_265_val"LUT"sprop_266_namePROP_SynthExtractRAMsprop_266_val"true"sprop_267_namePROP_SynthExtractROMsprop_267_val"true"sprop_268_namePROP_SynthDecoderExtractsprop_268_val"true"sprop_269_namePROP_SynthEncoderExtractsprop_269_val"Yes"sprop_26_namePROP_SimUseCustom_launchMSims

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -