⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 video.fit.rpt

📁 显示总线扩展的_VHDL代码
💻 RPT
📖 第 1 页 / 共 3 页
字号:
Fitter report for VIDEO
Mon May 10 12:02:37 2004
Version 4.0 Build 190 1/28/2004 SJ Full Version


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Fitter Summary
  3. Fitter Settings
  4. Fitter Device Options
  5. Fitter Equations
  6. Floorplan View
  7. Pin-Out File
  8. Fitter Resource Usage Summary
  9. Input Pins
 10. Output Pins
 11. All Package Pins
 12. Output Pin Load For Reported TCO
 13. Fitter Resource Utilization by Entity
 14. Non-Global High Fan-Out Signals
 15. Interconnect Usage Summary
 16. LAB External Interconnect
 17. LAB Macrocells
 18. Logic Cell Interconnection
 19. Fitter Messages



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2004 Altera Corporation
Any  megafunction  design,  and related netlist (encrypted  or  decrypted),
support information,  device programming or simulation file,  and any other
associated  documentation or information  provided by  Altera  or a partner
under  Altera's   Megafunction   Partnership   Program  may  be  used  only
to program  PLD  devices (but not masked  PLD  devices) from  Altera.   Any
other  use  of such  megafunction  design,  netlist,  support  information,
device programming or simulation file,  or any other  related documentation
or information  is prohibited  for  any  other purpose,  including, but not
limited to  modification,  reverse engineering,  de-compiling, or use  with
any other  silicon devices,  unless such use is  explicitly  licensed under
a separate agreement with  Altera  or a megafunction partner.  Title to the
intellectual property,  including patents,  copyrights,  trademarks,  trade
secrets,  or maskworks,  embodied in any such megafunction design, netlist,
support  information,  device programming or simulation file,  or any other
related documentation or information provided by  Altera  or a megafunction
partner, remains with Altera, the megafunction partner, or their respective
licensors. No other licenses, including any licenses needed under any third
party's intellectual property, are provided herein.



+---------------------------------------------------------------+
; Fitter Summary                                                ;
+-----------------------+---------------------------------------+
; Fitter Status         ; Successful - Mon May 10 12:02:37 2004 ;
; Revision Name         ; VIDEO                                 ;
; Top-level Entity Name ; VIDEO                                 ;
; Family                ; MAX7000S                              ;
; Device                ; EPM7128SLC84-15                       ;
; Total macrocells      ; 42 / 128 ( 32 % )                     ;
; Total pins            ; 57 / 68 ( 83 % )                      ;
+-----------------------+---------------------------------------+


+--------------------------------------------------------------------------------------+
; Fitter Settings                                                                      ;
+---------------------------------------------------------------------------------------
; Option                                     ; Setting            ; Default Value      ;
+--------------------------------------------+--------------------+--------------------+
; Device                                     ; EPM7128SLC84-15    ;                    ;
; Slow Slew Rate                             ; Off                ; Off                ;
; Fitter Initial Placement Seed              ; 1                  ; 1                  ;
; FIT_ONLY_ONE_ATTEMPT                       ; Off                ; Off                ;
; Optimize IOC Register Placement for Timing ; On                 ; On                 ;
; Optimize Timing                            ; Normal compilation ; Normal Compilation ;
+--------------------------------------------+--------------------+--------------------+


+-------------------------------------------------------------------------+
; Fitter Device Options                                                   ;
+--------------------------------------------------------------------------
; Option                                       ; Setting                  ;
+----------------------------------------------+--------------------------+
; Auto-restart configuration after error       ; On                       ;
; Release clears before tri-states             ; Off                      ;
; Enable user-supplied start-up clock (CLKUSR) ; Off                      ;
; Enable device-wide reset (DEV_CLRn)          ; Off                      ;
; Enable device-wide output enable (DEV_OE)    ; Off                      ;
; Enable INIT_DONE output                      ; Off                      ;
; Reserve all unused pins                      ; As output driving ground ;
; Security bit                                 ; Off                      ;
; Base pin-out file on sameframe device        ; Off                      ;
+----------------------------------------------+--------------------------+


+-------------------+
; Fitter Equations  ;
+-------------------+
The equations can be found in D:/administrator/My Documents/jianhuade VIDEO APP/db2/VIDEO.fit.eqn.


+-----------------+
; Floorplan View  ;
+-----------------+
Floorplan report data cannot be output to ASCII.
Please use Quartus II to view the floorplan report data.


+---------------+
; Pin-Out File  ;
+---------------+
The pin-out file can be found in D:/administrator/My Documents/jianhuade VIDEO APP/db2/VIDEO.pin.


+--------------------------------------------------+
; Fitter Resource Usage Summary                    ;
+---------------------------------------------------
; Resource                     ; Usage             ;
+------------------------------+-------------------+
; Logic cells                  ; 42 / 128 ( 32 % ) ;
; Registers                    ; 42 / 128 ( 32 % ) ;
; Number of pterms used        ; 126               ;
; User inserted logic cells    ; 0                 ;
; I/O pins                     ; 57 / 68 ( 83 % )  ;
;     -- Clock pins            ; 0 / 2 ( 0 % )     ;
;     -- Dedicated input pins  ; 0 / 2 ( 0 % )     ;
; Global signals               ; 0                 ;
; Shareable expanders          ; 0 / 128 ( 0 % )   ;
; Parallel expanders           ; 0 / 120 ( 0 % )   ;
; Cells using turbo bit        ; 42 / 128 ( 32 % ) ;
; Maximum fan-out node         ; CLK               ;
; Maximum fan-out              ; 42                ;
; Total fan-out                ; 294               ;
; Average fan-out              ; 2.97              ;
+------------------------------+-------------------+


+--------------------------------------------------------------------------------------------------------------------------------------------------+
; Input Pins                                                                                                                                       ;
+---------------------------------------------------------------------------------------------------------------------------------------------------
; Name       ; Pin # ; I/O Bank ; LAB ; Combinational Fan-Out ; Registered Fan-Out ; Global ; Input Register ; I/O Standard ; Location assigned by ;
+------------+-------+----------+-----+-----------------------+--------------------+--------+----------------+--------------+----------------------+
; ADDRESS[0] ; 41    ; --       ; 4   ; 42                    ; 0                  ; no     ; no             ; TTL          ; User                 ;
; ADDRESS[1] ; 44    ; --       ; 5   ; 42                    ; 0                  ; no     ; no             ; TTL          ; User                 ;
; ADDRESS[2] ; 45    ; --       ; 5   ; 42                    ; 0                  ; no     ; no             ; TTL          ; User                 ;
; CLK        ; 48    ; --       ; 5   ; 42                    ; 0                  ; no     ; no             ; TTL          ; User                 ;
; DATAIN[0]  ; 33    ; --       ; 4   ; 6                     ; 0                  ; no     ; no             ; TTL          ; User                 ;
; DATAIN[1]  ; 34    ; --       ; 4   ; 6                     ; 0                  ; no     ; no             ; TTL          ; User                 ;
; DATAIN[2]  ; 35    ; --       ; 4   ; 6                     ; 0                  ; no     ; no             ; TTL          ; User                 ;
; DATAIN[3]  ; 36    ; --       ; 4   ; 6                     ; 0                  ; no     ; no             ; TTL          ; User                 ;
; DATAIN[4]  ; 37    ; --       ; 4   ; 6                     ; 0                  ; no     ; no             ; TTL          ; User                 ;
; DATAIN[5]  ; 39    ; --       ; 4   ; 6                     ; 0                  ; no     ; no             ; TTL          ; User                 ;
; DATAIN[6]  ; 40    ; --       ; 4   ; 6                     ; 0                  ; no     ; no             ; TTL          ; User                 ;
+------------+-------+----------+-----+-----------------------+--------------------+--------+----------------+--------------+----------------------+


+----------------------------------------------------------------------------------------------------------------------------------------+
; Output Pins                                                                                                                            ;
+-----------------------------------------------------------------------------------------------------------------------------------------
; Name        ; Pin # ; I/O Bank ; LAB ; Output Register ; Slow Slew Rate ; Open Drain ; Turbo Bit ; I/O Standard ; Location assigned by ;

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -