📄 traffic_fsm.rpt
字号:
Project Information d:\working\vhdl312vh6\traffic_fsm.rpt
MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 04/25/2008 22:44:32
Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
TRAFFIC_FSM
** DEVICE SUMMARY **
Chip/ Input Output Bidir Shareable
POF Device Pins Pins Pins LCs Expanders % Utilized
traffic_fsm
EPM7032SLC44-5 8 9 0 23 12 71 %
User Pins: 8 9 0
Project Information d:\working\vhdl312vh6\traffic_fsm.rpt
** PROJECT COMPILATION MESSAGES **
Warning: Flipflop ':22' stuck at GND
Project Information d:\working\vhdl312vh6\traffic_fsm.rpt
** AUTO GLOBAL SIGNALS **
INFO: Signal 'clk' chosen for auto global Clock
Project Information d:\working\vhdl312vh6\traffic_fsm.rpt
** FILE HIERARCHY **
|lpm_add_sub:109|
|lpm_add_sub:109|addcore:adder|
|lpm_add_sub:109|addcore:adder|addcore:adder0|
|lpm_add_sub:109|altshift:result_ext_latency_ffs|
|lpm_add_sub:109|altshift:carry_ext_latency_ffs|
|lpm_add_sub:109|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:118|
|lpm_add_sub:118|addcore:adder|
|lpm_add_sub:118|addcore:adder|addcore:adder0|
|lpm_add_sub:118|altshift:result_ext_latency_ffs|
|lpm_add_sub:118|altshift:carry_ext_latency_ffs|
|lpm_add_sub:118|altshift:oflow_ext_latency_ffs|
Device-Specific Information: d:\working\vhdl312vh6\traffic_fsm.rpt
traffic_fsm
***** Logic for device 'traffic_fsm' compiled without errors.
Device: EPM7032SLC44-5
Device Options:
Turbo Bit = ON
Security Bit = OFF
Enable JTAG Support = ON
User Code = ffff
n
e
x e R
t n E
_ a S
s _ r E
t s e R r
a c s V G G G c G V e
t a e C N N N l N E d
e n t C D D D k D D 0
-----------------------------------_
/ 6 5 4 3 2 1 44 43 42 41 40 |
#TDI | 7 39 | RESERVED
m | 8 38 | #TDO
ena_1Hz | 9 37 | RESERVED
GND | 10 36 | RESERVED
flash_1Hz | 11 35 | VCC
st_butt | 12 EPM7032SLC44-5 34 | RESERVED
#TMS | 13 33 | RESERVED
sign_state1 | 14 32 | #TCK
VCC | 15 31 | green0
red1 | 16 30 | GND
recount | 17 29 | RESERVED
|_ 18 19 20 21 22 23 24 25 26 27 28 _|
------------------------------------
y y R s G V R R g R R
e e E i N C E E r E E
l l S g D C S S e S S
l l E n E E e E E
o o R _ R R n R R
w w V s V V 1 V V
1 0 E t E E E E
D a D D D D
t
e
0
N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
Device-Specific Information: d:\working\vhdl312vh6\traffic_fsm.rpt
traffic_fsm
** RESOURCE USAGE **
Shareable External
Logic Array Block Logic Cells I/O Pins Expanders Interconnect
A: LC1 - LC16 9/16( 56%) 15/16( 93%) 13/16( 81%) 14/36( 38%)
B: LC17 - LC32 14/16( 87%) 5/16( 31%) 7/16( 43%) 16/36( 44%)
Total dedicated input pins used: 1/4 ( 25%)
Total I/O pins used: 20/32 ( 62%)
Total logic cells used: 23/32 ( 71%)
Total shareable expanders used: 12/32 ( 37%)
Total Turbo logic cells used: 23/32 ( 71%)
Total shareable expanders not available (n/a): 8/32 ( 25%)
Average fan-in: 7.00
Total fan-in: 161
Total input pins required: 8
Total fast input logic cells required: 0
Total output pins required: 9
Total bidirectional pins required: 0
Total reserved pins required 4
Total logic cells required: 23
Total flipflops required: 12
Total product terms required: 87
Total logic cells lending parallel expanders: 0
Total shareable expanders in database: 12
Synthesized logic cells: 2/ 32 ( 6%)
Device-Specific Information: d:\working\vhdl312vh6\traffic_fsm.rpt
traffic_fsm
** INPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
43 - - INPUT G 0 0 0 0 0 0 0 clk
5 (2) (A) INPUT 0 0 0 0 0 4 10 ena_scan
9 (6) (A) INPUT 0 0 0 0 0 4 3 ena_1Hz
11 (7) (A) INPUT 0 0 0 0 0 2 0 flash_1Hz
8 (5) (A) INPUT 0 0 0 0 0 4 3 m
6 (3) (A) INPUT 0 0 0 0 0 4 2 next_state
4 (1) (A) INPUT 0 0 0 0 0 4 8 reset
12 (8) (A) INPUT 0 0 0 0 0 0 7 st_butt
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.
Device-Specific Information: d:\working\vhdl312vh6\traffic_fsm.rpt
traffic_fsm
** OUTPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
31 26 B OUTPUT t 0 0 0 0 2 0 0 green0
26 30 B OUTPUT t 0 0 0 0 2 0 0 green1
17 12 A FF + t 0 0 0 5 1 1 0 recount
40 18 B OUTPUT t 0 0 0 0 1 0 0 red0
16 11 A FF + t 1 0 1 5 4 7 2 red1 (:23)
21 16 A FF + t 5 0 1 5 3 1 0 sign_state0
14 10 A FF + t 3 0 1 5 5 1 1 sign_state1
19 14 A OUTPUT t 0 0 0 1 2 0 0 yellow0
18 13 A OUTPUT t 0 0 0 1 2 0 0 yellow1
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: d:\working\vhdl312vh6\traffic_fsm.rpt
traffic_fsm
** BURIED LOGIC **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
(28) 28 B SOFT t 0 0 0 0 2 0 1 |LPM_ADD_SUB:109|addcore:adder|addcore:adder0|gcp2
(27) 29 B SOFT t 0 0 0 0 6 0 1 |LPM_ADD_SUB:109|addcore:adder|addcore:adder0|result_node5
(29) 27 B SOFT t 0 0 0 0 2 0 1 |LPM_ADD_SUB:118|addcore:adder|addcore:adder0|gcp2
(39) 19 B SOFT t 0 0 0 0 6 0 1 |LPM_ADD_SUB:118|addcore:adder|addcore:adder0|result_node5
(41) 17 B DFFE + t 1 1 0 3 7 3 4 st_transfer (:21)
(4) 1 A DFFE + t 3 0 1 5 2 7 3 state0 (:24)
(33) 24 B DFFE + t 3 1 1 3 8 0 9 rebn_ff5 (:36)
(36) 22 B TFFE + t 2 1 0 3 6 0 9 rebn_ff4 (:37)
(37) 21 B TFFE + t 2 1 0 3 8 0 9 rebn_ff3 (:38)
(38) 20 B TFFE + t 2 1 1 3 6 0 11 rebn_ff2 (:39)
(32) 25 B DFFE + t 2 1 1 3 6 0 11 rebn_ff1 (:40)
(34) 23 B TFFE + t 1 1 0 3 6 0 9 rebn_ff0 (:41)
(7) 4 A SOFT s t 0 0 0 3 3 1 0 ~1377~1
(12) 8 A SOFT s t 1 0 1 4 4 1 0 ~1407~1
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: d:\working\vhdl312vh6\traffic_fsm.rpt
traffic_fsm
** LOGIC CELL INTERCONNECTIONS **
Logic Array Block 'A':
Logic cells placed in LAB 'A'
+----------------- LC12 recount
| +--------------- LC11 red1
| | +------------- LC16 sign_state0
| | | +----------- LC10 sign_state1
| | | | +--------- LC14 yellow0
| | | | | +------- LC13 yellow1
| | | | | | +----- LC1 state0
| | | | | | | +--- LC4 ~1377~1
| | | | | | | | +- LC8 ~1407~1
| | | | | | | | |
| | | | | | | | | Other LABs fed by signals
| | | | | | | | | that feed LAB 'A'
LC | | | | | | | | | | A B | Logic cells that feed LAB 'A':
LC12 -> * - - - - - - - - | * - | <-- recount
LC11 -> - * - * * * - * * | * * | <-- red1
LC16 -> - - * - - - - - - | * - | <-- sign_state0
LC10 -> - - - * - - - - * | * - | <-- sign_state1
LC1 -> - * * * * * * * * | * * | <-- state0
LC4 -> - * - - - - - - - | * - | <-- ~1377~1
LC8 -> - - - * - - - - - | * - | <-- ~1407~1
Pin
43 -> - - - - - - - - - | - - | <-- clk
5 -> * * * * - - * * * | * * | <-- ena_scan
9 -> * * * * - - * * * | * - | <-- ena_1Hz
11 -> - - - - * * - - - | * - | <-- flash_1Hz
8 -> * * * * - - * * * | * - | <-- m
6 -> * * * * - - * - * | * - | <-- next_state
4 -> * * * * - - * - - | * * | <-- reset
LC17 -> - * * * - - * * * | * * | <-- st_transfer
* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).
Device-Specific Information: d:\working\vhdl312vh6\traffic_fsm.rpt
traffic_fsm
** LOGIC CELL INTERCONNECTIONS **
Logic Array Block 'B':
Logic cells placed in LAB 'B'
+--------------------------- LC26 green0
| +------------------------- LC30 green1
| | +----------------------- LC28 |LPM_ADD_SUB:109|addcore:adder|addcore:adder0|gcp2
| | | +--------------------- LC29 |LPM_ADD_SUB:109|addcore:adder|addcore:adder0|result_node5
| | | | +------------------- LC27 |LPM_ADD_SUB:118|addcore:adder|addcore:adder0|gcp2
| | | | | +----------------- LC19 |LPM_ADD_SUB:118|addcore:adder|addcore:adder0|result_node5
| | | | | | +--------------- LC18 red0
| | | | | | | +------------- LC17 st_transfer
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -