📄 dds_vhdl.tan.rpt
字号:
related documentation or information provided by Altera or a megafunction
partner, remains with Altera, the megafunction partner, or their respective
licensors. No other licenses, including any licenses needed under any third
party's intellectual property, are provided herein.
+----------------------------------------------------------------------------------------+
; Timing Analyzer Settings ;
+-------------------------------------------------------+--------------------+------+----+
; Option ; Setting ; From ; To ;
+-------------------------------------------------------+--------------------+------+----+
; Device name ; EP1C12Q240C8 ; ; ;
; Timing Models ; Production ; ; ;
; Number of source nodes to report per destination node ; 10 ; ; ;
; Number of destination nodes to report ; 10 ; ; ;
; Number of paths to report ; 200 ; ; ;
; Run Minimum Analysis ; On ; ; ;
; Use Minimum Timing Models ; Off ; ; ;
; Report IO Paths Separately ; Off ; ; ;
; Clock Analysis Only ; Off ; ; ;
; Default hold multicycle ; Same as Multicycle ; ; ;
; Cut paths between unrelated clock domains ; On ; ; ;
; Cut off read during write signal paths ; On ; ; ;
; Cut off clear and preset signal paths ; On ; ; ;
; Cut off feedback from I/O pins ; On ; ; ;
; Ignore Clock Settings ; Off ; ; ;
; Analyze latches as synchronous elements ; Off ; ; ;
+-------------------------------------------------------+--------------------+------+----+
+----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Summary ;
+-------------------------------------------------------+----------+----------------------------------+----------------------------------+--------------------------------------------------------------------------------------------------------------------------------------+-------------------------------------------------------------------------------------------------------------------------------------+----------------------------------------+----------------------------------------+--------------+
; Type ; Slack ; Required Time ; Actual Time ; From ; To ; From Clock ; To Clock ; Failed Paths ;
+-------------------------------------------------------+----------+----------------------------------+----------------------------------+--------------------------------------------------------------------------------------------------------------------------------------+-------------------------------------------------------------------------------------------------------------------------------------+----------------------------------------+----------------------------------------+--------------+
; Worst-case tsu ; N/A ; None ; 11.347 ns ; FWORD[6] ; REG32B:u2|DOUT[31] ; ; CLKK ; 0 ;
; Worst-case tco ; N/A ; None ; 12.568 ns ; sin_rom:u3|altsyncram:altsyncram_component|altsyncram_m9t:auto_generated|altsyncram_t5b2:altsyncram1|ram_block3a9~porta_address_reg9 ; FOUT[0] ; CLKK ; ; 0 ;
; Worst-case tpd ; N/A ; None ; 2.124 ns ; altera_internal_jtag~TDO ; altera_reserved_tdo ; ; ; 0 ;
; Worst-case th ; N/A ; None ; 3.507 ns ; altera_internal_jtag ; sld_hub:sld_hub_inst|sld_dffex:IRSR|Q[6] ; ; altera_internal_jtag~TCKUTAP ; 0 ;
; Worst-case Minimum tco ; N/A ; None ; 2.717 ns ; PLL20:u7|altpll:altpll_component|_clk0 ; CLK_DA ; CLKK ; ; 0 ;
; Worst-case Minimum tpd ; N/A ; None ; 2.124 ns ; altera_internal_jtag~TDO ; altera_reserved_tdo ; ; ; 0 ;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -