📄 watermark_ram.v
字号:
//// Verilog Module dwt_final_lib.watermark_ram.arch_name//// Created:// by - VLSI4.UNKNOWN (VLSI04)// at - 12:18:14 04/27/2008//// using Mentor Graphics HDL Designer(TM) 2004.1b (Build 12)//`resetall`timescale 1ns/10psmodule watermark_ram(clk,reset,in,out,addr,r_w_en,enable); //store the watermark in watermark ram as continuous bits input clk,reset,enable; input in; input [12:0] addr; input r_w_en; output out; reg out; reg mem [4095:0]; always@(posedge clk or negedge reset) begin if(!reset) begin out<=1'b0; end else begin if(enable) begin if(r_w_en==1'b0) //read at active low out<=mem[addr]; else mem[addr]<=in; end end end // ### Please start your Verilog code here ###endmodule
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -