📄 row_proc.v
字号:
//// Verilog Module dwt_final_lib.row_proc.arch_name//// Created:// by - VLSI4.UNKNOWN (VLSI04)// at - 10:36:29 03/29/2008//// using Mentor Graphics HDL Designer(TM) 2004.1b (Build 12)//`resetall`timescale 1ns/10psmodule row_proc(in1,in2,clock,reset,Ext_en1,Ext_en2,Ext_en3,Ext_en4,sel_en,out1,out2); input [23:0] in1,in2; input clock,reset; input Ext_en1,Ext_en2,Ext_en3,Ext_en4,sel_en; output [23:0] out1,out2; wire [23:0] out1,out2; wire [23:0] in_out1,in_out2; prediction_filter pf(in1,in2,clock,reset,Ext_en1,Ext_en2,Ext_en3,Ext_en4,sel_en,in_out1,in_out2); update_filter uf(in_out1,in_out2,clock,reset,Ext_en1,Ext_en2,Ext_en3,Ext_en4,sel_en,out1,out2); // fsm fsm1(clock,reset,Ext_en1,Ext_en2,Ext_en3,Ext_en4,sel_en); endmodule
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -