⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 addbcd.rpt

📁 利用FPGA编写的键盘译码程序
💻 RPT
📖 第 1 页 / 共 2 页
字号:
Project Information                            d:\vhdl文档\矩阵键盘\addbcd.rpt

MAX+plus II Compiler Report File
Version 10.1 06/12/2001
Compiled: 06/24/2008 23:37:04

Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


ADDBCD


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

addbcd    EPM7032LC44-6    10       8        0      21      6           65 %

User Pins:                 10       8        0  



Project Information                            d:\vhdl文档\矩阵键盘\addbcd.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Primitive 'outnum7' is stuck at GND
Warning: Primitive 'outnum6' is stuck at GND
Warning: Primitive 'outnum5' is stuck at GND


Project Information                            d:\vhdl文档\矩阵键盘\addbcd.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'clk' chosen for auto global Clock


Project Information                            d:\vhdl文档\矩阵键盘\addbcd.rpt

** FILE HIERARCHY **



|lpm_add_sub:61|
|lpm_add_sub:61|addcore:adder|
|lpm_add_sub:61|addcore:adder|addcore:adder0|
|lpm_add_sub:61|altshift:result_ext_latency_ffs|
|lpm_add_sub:61|altshift:carry_ext_latency_ffs|
|lpm_add_sub:61|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:232|
|lpm_add_sub:232|addcore:adder|
|lpm_add_sub:232|addcore:adder|addcore:adder0|
|lpm_add_sub:232|altshift:result_ext_latency_ffs|
|lpm_add_sub:232|altshift:carry_ext_latency_ffs|
|lpm_add_sub:232|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                   d:\vhdl文档\矩阵键盘\addbcd.rpt
addbcd

***** Logic for device 'addbcd' compiled without errors.




Device: EPM7032LC44-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF

                                         R  R  
                                         E  E  
                                         S  S  
              n  n  s                    E  E  
              u  u  t                    R  R  
              m  m  a  V  G  G  G  c  G  V  V  
              2  2  r  C  N  N  N  l  N  E  E  
              2  3  t  C  D  D  D  k  D  D  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
   num21 |  7                                39 | RESERVED 
   num20 |  8                                38 | RESERVED 
   num13 |  9                                37 | outnum4 
     GND | 10                                36 | outnum3 
   num12 | 11                                35 | VCC 
   num11 | 12         EPM7032LC44-6          34 | outnum2 
   num10 | 13                                33 | RESERVED 
 outnum5 | 14                                32 | RESERVED 
     VCC | 15                                31 | RESERVED 
 outnum6 | 16                                30 | GND 
 outnum7 | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              o  R  R  R  G  V  R  R  R  R  o  
              u  E  E  E  N  C  E  E  E  E  u  
              t  S  S  S  D  C  S  S  S  S  t  
              n  E  E  E        E  E  E  E  n  
              u  R  R  R        R  R  R  R  u  
              m  V  V  V        V  V  V  V  m  
              0  E  E  E        E  E  E  E  1  
                 D  D  D        D  D  D  D     


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.



Device-Specific Information:                   d:\vhdl文档\矩阵键盘\addbcd.rpt
addbcd

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     5/16( 31%)  13/16( 81%)   0/16(  0%)   3/36(  8%) 
B:    LC17 - LC32    16/16(100%)   4/16( 25%)   7/16( 43%)  20/36( 55%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                            17/32     ( 53%)
Total logic cells used:                         21/32     ( 65%)
Total shareable expanders used:                  6/32     ( 18%)
Total Turbo logic cells used:                   21/32     ( 65%)
Total shareable expanders not available (n/a):   1/32     (  3%)
Average fan-in:                                  3.80
Total fan-in:                                    80

Total input pins required:                      10
Total output pins required:                      8
Total bidirectional pins required:               0
Total logic cells required:                     21
Total flipflops required:                       10
Total product terms required:                   55
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           6

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                   d:\vhdl文档\矩阵键盘\addbcd.rpt
addbcd

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  clk
  13    (9)  (A)      INPUT               0      0   0    0    0    0    5  num10
  12    (8)  (A)      INPUT               0      0   0    0    0    0    4  num11
  11    (7)  (A)      INPUT               0      0   0    0    0    0    3  num12
   9    (6)  (A)      INPUT               0      0   0    0    0    0    2  num13
   8    (5)  (A)      INPUT               0      0   0    0    0    0    5  num20
   7    (4)  (A)      INPUT               0      0   0    0    0    0    4  num21
   6    (3)  (A)      INPUT               0      0   0    0    0    0    3  num22
   5    (2)  (A)      INPUT               0      0   0    0    0    0    2  num23
   4    (1)  (A)      INPUT               0      0   0    0    0    0    5  start


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                   d:\vhdl文档\矩阵键盘\addbcd.rpt
addbcd

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  18     13    A         FF   +  t        0      0   0    0    1    0    0  outnum0 (:36)
  28     28    B         FF   +  t        0      0   0    0    4    0    0  outnum1 (:35)
  34     23    B         FF   +  t        0      0   0    0    4    0    0  outnum2 (:34)
  36     22    B         FF   +  t        0      0   0    0    5    0    0  outnum3 (:33)
  37     21    B         FF   +  t        0      0   0    0    5    0    0  outnum4 (:32)
  14     10    A     OUTPUT      t        0      0   0    0    0    0    0  outnum5
  16     11    A     OUTPUT      t        0      0   0    0    0    0    0  outnum6
  17     12    A     OUTPUT      t        0      0   0    0    0    0    0  outnum7


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                   d:\vhdl文档\矩阵键盘\addbcd.rpt
addbcd

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (33)    24    B       SOFT      t        2      2   0    6    0    0    1  |LPM_ADD_SUB:61|addcore:adder|addcore:adder0|gcp2
 (32)    25    B       SOFT      t        4      4   0    8    0    0    1  |LPM_ADD_SUB:61|addcore:adder|addcore:adder0|g4
 (27)    29    B       SOFT      t        0      0   0    2    0    0    1  |LPM_ADD_SUB:61|addcore:adder|addcore:adder0|result_node0
 (29)    27    B       SOFT      t        3      2   0    6    0    0    1  |LPM_ADD_SUB:61|addcore:adder|addcore:adder0|result_node2
 (26)    30    B       SOFT      t        2      2   0    2    1    0    1  |LPM_ADD_SUB:61|addcore:adder|addcore:adder0|result_node3
 (25)    31    B       SOFT      t        0      0   0    0    3    0    1  |LPM_ADD_SUB:232|addcore:adder|addcore:adder0|g4
 (24)    32    B       SOFT      t        0      0   0    0    3    1    0  |LPM_ADD_SUB:232|addcore:adder|addcore:adder0|result_node3
 (31)    26    B       SOFT      t        0      0   0    0    2    1    0  |LPM_ADD_SUB:232|addcore:adder|addcore:adder0|result_node4
 (41)    17    B       DFFE   +  t        0      0   0    1    2    4    2  q34 (:27)
 (40)    18    B       DFFE   +  t        0      0   0    1    2    4    3  q33 (:28)
 (39)    19    B       DFFE   +  t        0      0   0    1    2    4    3  q32 (:29)
 (38)    20    B       DFFE   +  t        3      1   1    5    1    4    3  q31 (:30)
  (7)     4    A       DFFE   +  t        0      0   0    1    2    1    1  q30 (:31)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                   d:\vhdl文档\矩阵键盘\addbcd.rpt
addbcd

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'A':

                   Logic cells placed in LAB 'A'
        +--------- LC13 outnum0
        | +------- LC10 outnum5
        | | +----- LC11 outnum6
        | | | +--- LC12 outnum7
        | | | | +- LC4 q30
        | | | | | 
        | | | | |   Other LABs fed by signals
        | | | | |   that feed LAB 'A'
LC      | | | | | | A B |     Logic cells that feed LAB 'A':
LC4  -> * - - - * | * - | <-- q30

Pin
43   -> - - - - - | - - | <-- clk
4    -> - - - - * | * * | <-- start
LC29 -> - - - - * | * - | <-- |LPM_ADD_SUB:61|addcore:adder|addcore:adder0|result_node0


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                   d:\vhdl文档\矩阵键盘\addbcd.rpt
addbcd

** LOGIC CELL INTERCONNECTIONS **

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -