📄 rs_ccd.tan.qmsg
字号:
{ "Warning" "WTAN_NO_CLOCKS" "" "Warning: Found pins functioning as undefined clocks and/or memory enables" { { "Info" "ITAN_NODE_MAP_TO_CLK" "CLK " "Info: Assuming node \"CLK\" is an undefined clock" { } { { "rs_ccd.vhd" "" { Text "D:/CCDVHDL/ICX408AL 75M/rs_ccd.vhd" 7 -1 0 } } { "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" 1 { { 0 "CLK" } } } } } 0 0 "Assuming node \"%1!s!\" is an undefined clock" 0 0 "" 0} { "Info" "ITAN_NODE_MAP_TO_CLK" "ACLK " "Info: Assuming node \"ACLK\" is an undefined clock" { } { { "rs_ccd.vhd" "" { Text "D:/CCDVHDL/ICX408AL 75M/rs_ccd.vhd" 7 -1 0 } } { "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" 1 { { 0 "ACLK" } } } } } 0 0 "Assuming node \"%1!s!\" is an undefined clock" 0 0 "" 0} } { } 0 0 "Found pins functioning as undefined clocks and/or memory enables" 0 0 "" 0}
{ "Warning" "WTAN_RIPPLE_OR_GATED_CLOCKS_FOUND" "14 " "Warning: Found 14 node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" { { "Info" "ITAN_RIPPLE_CLK" "lpm_counter:NumRG_rtl_0\|dffs\[5\] " "Info: Detected ripple clock \"lpm_counter:NumRG_rtl_0\|dffs\[5\]\" as buffer" { } { { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } { "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" 1 { { 0 "lpm_counter:NumRG_rtl_0\|dffs\[5\]" } } } } } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "Equal0~13sexpbal " "Info: Detected gated clock \"Equal0~13sexpbal\" as buffer" { } { { "rs_ccd.vhd" "" { Text "D:/CCDVHDL/ICX408AL 75M/rs_ccd.vhd" 37 -1 0 } } { "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" 1 { { 0 "Equal0~13sexpbal" } } } } } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "lpm_counter:NumRG_rtl_0\|dffs\[1\] " "Info: Detected ripple clock \"lpm_counter:NumRG_rtl_0\|dffs\[1\]\" as buffer" { } { { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } { "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" 1 { { 0 "lpm_counter:NumRG_rtl_0\|dffs\[1\]" } } } } } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "lpm_counter:NumRG_rtl_0\|dffs\[2\] " "Info: Detected ripple clock \"lpm_counter:NumRG_rtl_0\|dffs\[2\]\" as buffer" { } { { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } { "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" 1 { { 0 "lpm_counter:NumRG_rtl_0\|dffs\[2\]" } } } } } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "lpm_counter:NumRG_rtl_0\|dffs\[3\] " "Info: Detected ripple clock \"lpm_counter:NumRG_rtl_0\|dffs\[3\]\" as buffer" { } { { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } { "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" 1 { { 0 "lpm_counter:NumRG_rtl_0\|dffs\[3\]" } } } } } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "lpm_counter:NumRG_rtl_0\|dffs\[8\] " "Info: Detected ripple clock \"lpm_counter:NumRG_rtl_0\|dffs\[8\]\" as buffer" { } { { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } { "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" 1 { { 0 "lpm_counter:NumRG_rtl_0\|dffs\[8\]" } } } } } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "lpm_counter:NumRG_rtl_0\|dffs\[9\] " "Info: Detected ripple clock \"lpm_counter:NumRG_rtl_0\|dffs\[9\]\" as buffer" { } { { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } { "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" 1 { { 0 "lpm_counter:NumRG_rtl_0\|dffs\[9\]" } } } } } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "lpm_counter:NumRG_rtl_0\|dffs\[6\] " "Info: Detected ripple clock \"lpm_counter:NumRG_rtl_0\|dffs\[6\]\" as buffer" { } { { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } { "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" 1 { { 0 "lpm_counter:NumRG_rtl_0\|dffs\[6\]" } } } } } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "lpm_counter:NumRG_rtl_0\|dffs\[7\] " "Info: Detected ripple clock \"lpm_counter:NumRG_rtl_0\|dffs\[7\]\" as buffer" { } { { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } { "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" 1 { { 0 "lpm_counter:NumRG_rtl_0\|dffs\[7\]" } } } } } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "lpm_counter:NumRG_rtl_0\|dffs\[4\] " "Info: Detected ripple clock \"lpm_counter:NumRG_rtl_0\|dffs\[4\]\" as buffer" { } { { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } { "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" 1 { { 0 "lpm_counter:NumRG_rtl_0\|dffs\[4\]" } } } } } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "lpm_counter:NumRG_rtl_0\|dffs\[0\] " "Info: Detected ripple clock \"lpm_counter:NumRG_rtl_0\|dffs\[0\]\" as buffer" { } { { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } { "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" 1 { { 0 "lpm_counter:NumRG_rtl_0\|dffs\[0\]" } } } } } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "num1\[2\] " "Info: Detected ripple clock \"num1\[2\]\" as buffer" { } { { "rs_ccd.vhd" "" { Text "D:/CCDVHDL/ICX408AL 75M/rs_ccd.vhd" 26 -1 0 } } { "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" 1 { { 0 "num1\[2\]" } } } } } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "num1\[1\] " "Info: Detected ripple clock \"num1\[1\]\" as buffer" { } { { "rs_ccd.vhd" "" { Text "D:/CCDVHDL/ICX408AL 75M/rs_ccd.vhd" 26 -1 0 } } { "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" 1 { { 0 "num1\[1\]" } } } } } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "num1\[0\] " "Info: Detected ripple clock \"num1\[0\]\" as buffer" { } { { "rs_ccd.vhd" "" { Text "D:/CCDVHDL/ICX408AL 75M/rs_ccd.vhd" 26 -1 0 } } { "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus2/quartus/bin/Assignment Editor.qase" 1 { { 0 "num1\[0\]" } } } } } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} } { } 0 0 "Found %1!d! node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" 0 0 "" 0}
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT" "CLK register lpm_counter:NumVH_rtl_3\|dffs\[0\] register lpm_counter:Address2_rtl_2\|dffs\[10\] 36.23 MHz 27.6 ns Internal " "Info: Clock \"CLK\" has Internal fmax of 36.23 MHz between source register \"lpm_counter:NumVH_rtl_3\|dffs\[0\]\" and destination register \"lpm_counter:Address2_rtl_2\|dffs\[10\]\" (period= 27.6 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "15.800 ns + Longest register register " "Info: + Longest register to register delay is 15.800 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns lpm_counter:NumVH_rtl_3\|dffs\[0\] 1 REG LC255 49 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC255; Fanout = 49; REG Node = 'lpm_counter:NumVH_rtl_3\|dffs\[0\]'" { } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "" { lpm_counter:NumVH_rtl_3|dffs[0] } "NODE_NAME" } } { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(8.000 ns) 8.000 ns CS~18 2 COMB LOOP LC214 126 " "Info: 2: + IC(0.000 ns) + CELL(8.000 ns) = 8.000 ns; Loc. = LC214; Fanout = 126; COMB LOOP Node = 'CS~18'" { { "Info" "ITDB_PART_OF_SCC" "CS~18 LC214 " "Info: Loc. = LC214; Node \"CS~18\"" { } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "" { CS~18 } "NODE_NAME" } } } 0 0 "Loc. = %2!s!; Node \"%1!s!\"" 0 0 "" 0} } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "" { CS~18 } "NODE_NAME" } } { "rs_ccd.vhd" "" { Text "D:/CCDVHDL/ICX408AL 75M/rs_ccd.vhd" 19 -1 0 } } { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "8.000 ns" { lpm_counter:NumVH_rtl_3|dffs[0] CS~18 } "NODE_NAME" } } { "rs_ccd.vhd" "" { Text "D:/CCDVHDL/ICX408AL 75M/rs_ccd.vhd" 19 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(3.800 ns) + CELL(1.300 ns) 13.100 ns lpm_counter:Address2_rtl_2\|dffs\[10\]~807 3 COMB LC161 1 " "Info: 3: + IC(3.800 ns) + CELL(1.300 ns) = 13.100 ns; Loc. = LC161; Fanout = 1; COMB Node = 'lpm_counter:Address2_rtl_2\|dffs\[10\]~807'" { } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "5.100 ns" { CS~18 lpm_counter:Address2_rtl_2|dffs[10]~807 } "NODE_NAME" } } { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.600 ns) 13.700 ns lpm_counter:Address2_rtl_2\|dffs\[10\]~812 4 COMB LC162 1 " "Info: 4: + IC(0.000 ns) + CELL(0.600 ns) = 13.700 ns; Loc. = LC162; Fanout = 1; COMB Node = 'lpm_counter:Address2_rtl_2\|dffs\[10\]~812'" { } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "0.600 ns" { lpm_counter:Address2_rtl_2|dffs[10]~807 lpm_counter:Address2_rtl_2|dffs[10]~812 } "NODE_NAME" } } { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.100 ns) 15.800 ns lpm_counter:Address2_rtl_2\|dffs\[10\] 5 REG LC163 62 " "Info: 5: + IC(0.000 ns) + CELL(2.100 ns) = 15.800 ns; Loc. = LC163; Fanout = 62; REG Node = 'lpm_counter:Address2_rtl_2\|dffs\[10\]'" { } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "2.100 ns" { lpm_counter:Address2_rtl_2|dffs[10]~812 lpm_counter:Address2_rtl_2|dffs[10] } "NODE_NAME" } } { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "12.000 ns ( 75.95 % ) " "Info: Total cell delay = 12.000 ns ( 75.95 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "3.800 ns ( 24.05 % ) " "Info: Total interconnect delay = 3.800 ns ( 24.05 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "15.800 ns" { lpm_counter:NumVH_rtl_3|dffs[0] CS~18 lpm_counter:Address2_rtl_2|dffs[10]~807 lpm_counter:Address2_rtl_2|dffs[10]~812 lpm_counter:Address2_rtl_2|dffs[10] } "NODE_NAME" } } { "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "15.800 ns" { lpm_counter:NumVH_rtl_3|dffs[0] {} CS~18 {} lpm_counter:Address2_rtl_2|dffs[10]~807 {} lpm_counter:Address2_rtl_2|dffs[10]~812 {} lpm_counter:Address2_rtl_2|dffs[10] {} } { 0.000ns 0.000ns 3.800ns 0.000ns 0.000ns } { 0.000ns 8.000ns 1.300ns 0.600ns 2.100ns } "" } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "-7.300 ns - Smallest " "Info: - Smallest clock skew is -7.300 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "CLK destination 17.900 ns + Shortest register " "Info: + Shortest clock path from clock \"CLK\" to destination register is 17.900 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.400 ns) 2.400 ns CLK 1 CLK PIN_184 6 " "Info: 1: + IC(0.000 ns) + CELL(2.400 ns) = 2.400 ns; Loc. = PIN_184; Fanout = 6; CLK Node = 'CLK'" { } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "" { CLK } "NODE_NAME" } } { "rs_ccd.vhd" "" { Text "D:/CCDVHDL/ICX408AL 75M/rs_ccd.vhd" 7 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.400 ns) 4.800 ns num1\[2\] 2 REG LC87 2 " "Info: 2: + IC(0.000 ns) + CELL(2.400 ns) = 4.800 ns; Loc. = LC87; Fanout = 2; REG Node = 'num1\[2\]'" { } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "2.400 ns" { CLK num1[2] } "NODE_NAME" } } { "rs_ccd.vhd" "" { Text "D:/CCDVHDL/ICX408AL 75M/rs_ccd.vhd" 26 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(3.200 ns) + CELL(4.000 ns) 12.000 ns Equal0~13sexpbal 3 COMB LC85 29 " "Info: 3: + IC(3.200 ns) + CELL(4.000 ns) = 12.000 ns; Loc. = LC85; Fanout = 29; COMB Node = 'Equal0~13sexpbal'" { } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "7.200 ns" { num1[2] Equal0~13sexpbal } "NODE_NAME" } } { "rs_ccd.vhd" "" { Text "D:/CCDVHDL/ICX408AL 75M/rs_ccd.vhd" 37 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(3.800 ns) + CELL(2.100 ns) 17.900 ns lpm_counter:Address2_rtl_2\|dffs\[10\] 4 REG LC163 62 " "Info: 4: + IC(3.800 ns) + CELL(2.100 ns) = 17.900 ns; Loc. = LC163; Fanout = 62; REG Node = 'lpm_counter:Address2_rtl_2\|dffs\[10\]'" { } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "5.900 ns" { Equal0~13sexpbal lpm_counter:Address2_rtl_2|dffs[10] } "NODE_NAME" } } { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "10.900 ns ( 60.89 % ) " "Info: Total cell delay = 10.900 ns ( 60.89 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "7.000 ns ( 39.11 % ) " "Info: Total interconnect delay = 7.000 ns ( 39.11 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "17.900 ns" { CLK num1[2] Equal0~13sexpbal lpm_counter:Address2_rtl_2|dffs[10] } "NODE_NAME" } } { "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "17.900 ns" { CLK {} CLK~out {} num1[2] {} Equal0~13sexpbal {} lpm_counter:Address2_rtl_2|dffs[10] {} } { 0.000ns 0.000ns 0.000ns 3.200ns 3.800ns } { 0.000ns 2.400ns 2.400ns 4.000ns 2.100ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "CLK source 25.200 ns - Longest register " "Info: - Longest clock path from clock \"CLK\" to source register is 25.200 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.400 ns) 2.400 ns CLK 1 CLK PIN_184 6 " "Info: 1: + IC(0.000 ns) + CELL(2.400 ns) = 2.400 ns; Loc. = PIN_184; Fanout = 6; CLK Node = 'CLK'" { } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "" { CLK } "NODE_NAME" } } { "rs_ccd.vhd" "" { Text "D:/CCDVHDL/ICX408AL 75M/rs_ccd.vhd" 7 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.400 ns) 4.800 ns num1\[2\] 2 REG LC87 2 " "Info: 2: + IC(0.000 ns) + CELL(2.400 ns) = 4.800 ns; Loc. = LC87; Fanout = 2; REG Node = 'num1\[2\]'" { } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "2.400 ns" { CLK num1[2] } "NODE_NAME" } } { "rs_ccd.vhd" "" { Text "D:/CCDVHDL/ICX408AL 75M/rs_ccd.vhd" 26 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(3.200 ns) + CELL(4.000 ns) 12.000 ns Equal0~13sexpbal 3 COMB LC85 29 " "Info: 3: + IC(3.200 ns) + CELL(4.000 ns) = 12.000 ns; Loc. = LC85; Fanout = 29; COMB Node = 'Equal0~13sexpbal'" { } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "7.200 ns" { num1[2] Equal0~13sexpbal } "NODE_NAME" } } { "rs_ccd.vhd" "" { Text "D:/CCDVHDL/ICX408AL 75M/rs_ccd.vhd" 37 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(3.800 ns) + CELL(3.700 ns) 19.500 ns lpm_counter:NumRG_rtl_0\|dffs\[0\] 4 REG LC140 45 " "Info: 4: + IC(3.800 ns) + CELL(3.700 ns) = 19.500 ns; Loc. = LC140; Fanout = 45; REG Node = 'lpm_counter:NumRG_rtl_0\|dffs\[0\]'" { } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "7.500 ns" { Equal0~13sexpbal lpm_counter:NumRG_rtl_0|dffs[0] } "NODE_NAME" } } { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(3.600 ns) + CELL(2.100 ns) 25.200 ns lpm_counter:NumVH_rtl_3\|dffs\[0\] 5 REG LC255 49 " "Info: 5: + IC(3.600 ns) + CELL(2.100 ns) = 25.200 ns; Loc. = LC255; Fanout = 49; REG Node = 'lpm_counter:NumVH_rtl_3\|dffs\[0\]'" { } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "5.700 ns" { lpm_counter:NumRG_rtl_0|dffs[0] lpm_counter:NumVH_rtl_3|dffs[0] } "NODE_NAME" } } { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "14.600 ns ( 57.94 % ) " "Info: Total cell delay = 14.600 ns ( 57.94 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "10.600 ns ( 42.06 % ) " "Info: Total interconnect delay = 10.600 ns ( 42.06 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "25.200 ns" { CLK num1[2] Equal0~13sexpbal lpm_counter:NumRG_rtl_0|dffs[0] lpm_counter:NumVH_rtl_3|dffs[0] } "NODE_NAME" } } { "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "25.200 ns" { CLK {} CLK~out {} num1[2] {} Equal0~13sexpbal {} lpm_counter:NumRG_rtl_0|dffs[0] {} lpm_counter:NumVH_rtl_3|dffs[0] {} } { 0.000ns 0.000ns 0.000ns 3.200ns 3.800ns 3.600ns } { 0.000ns 2.400ns 2.400ns 4.000ns 3.700ns 2.100ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "17.900 ns" { CLK num1[2] Equal0~13sexpbal lpm_counter:Address2_rtl_2|dffs[10] } "NODE_NAME" } } { "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "17.900 ns" { CLK {} CLK~out {} num1[2] {} Equal0~13sexpbal {} lpm_counter:Address2_rtl_2|dffs[10] {} } { 0.000ns 0.000ns 0.000ns 3.200ns 3.800ns } { 0.000ns 2.400ns 2.400ns 4.000ns 2.100ns } "" } } { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "25.200 ns" { CLK num1[2] Equal0~13sexpbal lpm_counter:NumRG_rtl_0|dffs[0] lpm_counter:NumVH_rtl_3|dffs[0] } "NODE_NAME" } } { "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "25.200 ns" { CLK {} CLK~out {} num1[2] {} Equal0~13sexpbal {} lpm_counter:NumRG_rtl_0|dffs[0] {} lpm_counter:NumVH_rtl_3|dffs[0] {} } { 0.000ns 0.000ns 0.000ns 3.200ns 3.800ns 3.600ns } { 0.000ns 2.400ns 2.400ns 4.000ns 3.700ns 2.100ns } "" } } } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "1.600 ns + " "Info: + Micro clock to output delay of source is 1.600 ns" { } { { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "2.900 ns + " "Info: + Micro setup delay of destination is 2.900 ns" { } { { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0} } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "15.800 ns" { lpm_counter:NumVH_rtl_3|dffs[0] CS~18 lpm_counter:Address2_rtl_2|dffs[10]~807 lpm_counter:Address2_rtl_2|dffs[10]~812 lpm_counter:Address2_rtl_2|dffs[10] } "NODE_NAME" } } { "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "15.800 ns" { lpm_counter:NumVH_rtl_3|dffs[0] {} CS~18 {} lpm_counter:Address2_rtl_2|dffs[10]~807 {} lpm_counter:Address2_rtl_2|dffs[10]~812 {} lpm_counter:Address2_rtl_2|dffs[10] {} } { 0.000ns 0.000ns 3.800ns 0.000ns 0.000ns } { 0.000ns 8.000ns 1.300ns 0.600ns 2.100ns } "" } } { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "17.900 ns" { CLK num1[2] Equal0~13sexpbal lpm_counter:Address2_rtl_2|dffs[10] } "NODE_NAME" } } { "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "17.900 ns" { CLK {} CLK~out {} num1[2] {} Equal0~13sexpbal {} lpm_counter:Address2_rtl_2|dffs[10] {} } { 0.000ns 0.000ns 0.000ns 3.200ns 3.800ns } { 0.000ns 2.400ns 2.400ns 4.000ns 2.100ns } "" } } { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "25.200 ns" { CLK num1[2] Equal0~13sexpbal lpm_counter:NumRG_rtl_0|dffs[0] lpm_counter:NumVH_rtl_3|dffs[0] } "NODE_NAME" } } { "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "25.200 ns" { CLK {} CLK~out {} num1[2] {} Equal0~13sexpbal {} lpm_counter:NumRG_rtl_0|dffs[0] {} lpm_counter:NumVH_rtl_3|dffs[0] {} } { 0.000ns 0.000ns 0.000ns 3.200ns 3.800ns 3.600ns } { 0.000ns 2.400ns 2.400ns 4.000ns 3.700ns 2.100ns } "" } } } 0 0 "Clock \"%1!s!\" has %8!s! fmax of %6!s! between source %2!s! \"%3!s!\" and destination %4!s! \"%5!s!\" (period= %7!s!)" 0 0 "" 0}
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT" "ACLK register lpm_counter:Address3_rtl_1\|dffs\[1\] register lpm_counter:Address3_rtl_1\|dffs\[17\] 81.97 MHz 12.2 ns Internal " "Info: Clock \"ACLK\" has Internal fmax of 81.97 MHz between source register \"lpm_counter:Address3_rtl_1\|dffs\[1\]\" and destination register \"lpm_counter:Address3_rtl_1\|dffs\[17\]\" (period= 12.2 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "7.700 ns + Longest register register " "Info: + Longest register to register delay is 7.700 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns lpm_counter:Address3_rtl_1\|dffs\[1\] 1 REG LC130 61 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC130; Fanout = 61; REG Node = 'lpm_counter:Address3_rtl_1\|dffs\[1\]'" { } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "" { lpm_counter:Address3_rtl_1|dffs[1] } "NODE_NAME" } } { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(3.700 ns) + CELL(1.300 ns) 5.000 ns lpm_counter:Address3_rtl_1\|dffs\[17\]~727 2 COMB LC226 1 " "Info: 2: + IC(3.700 ns) + CELL(1.300 ns) = 5.000 ns; Loc. = LC226; Fanout = 1; COMB Node = 'lpm_counter:Address3_rtl_1\|dffs\[17\]~727'" { } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "5.000 ns" { lpm_counter:Address3_rtl_1|dffs[1] lpm_counter:Address3_rtl_1|dffs[17]~727 } "NODE_NAME" } } { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.600 ns) 5.600 ns lpm_counter:Address3_rtl_1\|dffs\[17\]~733 3 COMB LC227 1 " "Info: 3: + IC(0.000 ns) + CELL(0.600 ns) = 5.600 ns; Loc. = LC227; Fanout = 1; COMB Node = 'lpm_counter:Address3_rtl_1\|dffs\[17\]~733'" { } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "0.600 ns" { lpm_counter:Address3_rtl_1|dffs[17]~727 lpm_counter:Address3_rtl_1|dffs[17]~733 } "NODE_NAME" } } { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(2.100 ns) 7.700 ns lpm_counter:Address3_rtl_1\|dffs\[17\] 4 REG LC228 101 " "Info: 4: + IC(0.000 ns) + CELL(2.100 ns) = 7.700 ns; Loc. = LC228; Fanout = 101; REG Node = 'lpm_counter:Address3_rtl_1\|dffs\[17\]'" { } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "2.100 ns" { lpm_counter:Address3_rtl_1|dffs[17]~733 lpm_counter:Address3_rtl_1|dffs[17] } "NODE_NAME" } } { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "4.000 ns ( 51.95 % ) " "Info: Total cell delay = 4.000 ns ( 51.95 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "3.700 ns ( 48.05 % ) " "Info: Total interconnect delay = 3.700 ns ( 48.05 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "7.700 ns" { lpm_counter:Address3_rtl_1|dffs[1] lpm_counter:Address3_rtl_1|dffs[17]~727 lpm_counter:Address3_rtl_1|dffs[17]~733 lpm_counter:Address3_rtl_1|dffs[17] } "NODE_NAME" } } { "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "7.700 ns" { lpm_counter:Address3_rtl_1|dffs[1] {} lpm_counter:Address3_rtl_1|dffs[17]~727 {} lpm_counter:Address3_rtl_1|dffs[17]~733 {} lpm_counter:Address3_rtl_1|dffs[17] {} } { 0.000ns 3.700ns 0.000ns 0.000ns } { 0.000ns 1.300ns 0.600ns 2.100ns } "" } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "0.000 ns - Smallest " "Info: - Smallest clock skew is 0.000 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "ACLK destination 6.900 ns + Shortest register " "Info: + Shortest clock path from clock \"ACLK\" to destination register is 6.900 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.200 ns) 1.200 ns ACLK 1 CLK PIN_98 18 " "Info: 1: + IC(0.000 ns) + CELL(1.200 ns) = 1.200 ns; Loc. = PIN_98; Fanout = 18; CLK Node = 'ACLK'" { } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "" { ACLK } "NODE_NAME" } } { "rs_ccd.vhd" "" { Text "D:/CCDVHDL/ICX408AL 75M/rs_ccd.vhd" 7 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(3.600 ns) + CELL(2.100 ns) 6.900 ns lpm_counter:Address3_rtl_1\|dffs\[17\] 2 REG LC228 101 " "Info: 2: + IC(3.600 ns) + CELL(2.100 ns) = 6.900 ns; Loc. = LC228; Fanout = 101; REG Node = 'lpm_counter:Address3_rtl_1\|dffs\[17\]'" { } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "5.700 ns" { ACLK lpm_counter:Address3_rtl_1|dffs[17] } "NODE_NAME" } } { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.300 ns ( 47.83 % ) " "Info: Total cell delay = 3.300 ns ( 47.83 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "3.600 ns ( 52.17 % ) " "Info: Total interconnect delay = 3.600 ns ( 52.17 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "6.900 ns" { ACLK lpm_counter:Address3_rtl_1|dffs[17] } "NODE_NAME" } } { "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "6.900 ns" { ACLK {} ACLK~out {} lpm_counter:Address3_rtl_1|dffs[17] {} } { 0.000ns 0.000ns 3.600ns } { 0.000ns 1.200ns 2.100ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "ACLK source 6.900 ns - Longest register " "Info: - Longest clock path from clock \"ACLK\" to source register is 6.900 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.200 ns) 1.200 ns ACLK 1 CLK PIN_98 18 " "Info: 1: + IC(0.000 ns) + CELL(1.200 ns) = 1.200 ns; Loc. = PIN_98; Fanout = 18; CLK Node = 'ACLK'" { } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "" { ACLK } "NODE_NAME" } } { "rs_ccd.vhd" "" { Text "D:/CCDVHDL/ICX408AL 75M/rs_ccd.vhd" 7 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(3.600 ns) + CELL(2.100 ns) 6.900 ns lpm_counter:Address3_rtl_1\|dffs\[1\] 2 REG LC130 61 " "Info: 2: + IC(3.600 ns) + CELL(2.100 ns) = 6.900 ns; Loc. = LC130; Fanout = 61; REG Node = 'lpm_counter:Address3_rtl_1\|dffs\[1\]'" { } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "5.700 ns" { ACLK lpm_counter:Address3_rtl_1|dffs[1] } "NODE_NAME" } } { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.300 ns ( 47.83 % ) " "Info: Total cell delay = 3.300 ns ( 47.83 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "3.600 ns ( 52.17 % ) " "Info: Total interconnect delay = 3.600 ns ( 52.17 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "6.900 ns" { ACLK lpm_counter:Address3_rtl_1|dffs[1] } "NODE_NAME" } } { "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "6.900 ns" { ACLK {} ACLK~out {} lpm_counter:Address3_rtl_1|dffs[1] {} } { 0.000ns 0.000ns 3.600ns } { 0.000ns 1.200ns 2.100ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "6.900 ns" { ACLK lpm_counter:Address3_rtl_1|dffs[17] } "NODE_NAME" } } { "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "6.900 ns" { ACLK {} ACLK~out {} lpm_counter:Address3_rtl_1|dffs[17] {} } { 0.000ns 0.000ns 3.600ns } { 0.000ns 1.200ns 2.100ns } "" } } { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "6.900 ns" { ACLK lpm_counter:Address3_rtl_1|dffs[1] } "NODE_NAME" } } { "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "6.900 ns" { ACLK {} ACLK~out {} lpm_counter:Address3_rtl_1|dffs[1] {} } { 0.000ns 0.000ns 3.600ns } { 0.000ns 1.200ns 2.100ns } "" } } } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "1.600 ns + " "Info: + Micro clock to output delay of source is 1.600 ns" { } { { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "2.900 ns + " "Info: + Micro setup delay of destination is 2.900 ns" { } { { "lpm_counter.tdf" "" { Text "e:/program files/quartus2/quartus/libraries/megafunctions/lpm_counter.tdf" 283 9 0 } } } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0} } { { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "7.700 ns" { lpm_counter:Address3_rtl_1|dffs[1] lpm_counter:Address3_rtl_1|dffs[17]~727 lpm_counter:Address3_rtl_1|dffs[17]~733 lpm_counter:Address3_rtl_1|dffs[17] } "NODE_NAME" } } { "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "7.700 ns" { lpm_counter:Address3_rtl_1|dffs[1] {} lpm_counter:Address3_rtl_1|dffs[17]~727 {} lpm_counter:Address3_rtl_1|dffs[17]~733 {} lpm_counter:Address3_rtl_1|dffs[17] {} } { 0.000ns 3.700ns 0.000ns 0.000ns } { 0.000ns 1.300ns 0.600ns 2.100ns } "" } } { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "6.900 ns" { ACLK lpm_counter:Address3_rtl_1|dffs[17] } "NODE_NAME" } } { "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "6.900 ns" { ACLK {} ACLK~out {} lpm_counter:Address3_rtl_1|dffs[17] {} } { 0.000ns 0.000ns 3.600ns } { 0.000ns 1.200ns 2.100ns } "" } } { "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus2/quartus/bin/TimingClosureFloorplan.fld" "" "6.900 ns" { ACLK lpm_counter:Address3_rtl_1|dffs[1] } "NODE_NAME" } } { "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/program files/quartus2/quartus/bin/Technology_Viewer.qrui" "6.900 ns" { ACLK {} ACLK~out {} lpm_counter:Address3_rtl_1|dffs[1] {} } { 0.000ns 0.000ns 3.600ns } { 0.000ns 1.200ns 2.100ns } "" } } } 0 0 "Clock \"%1!s!\" has %8!s! fmax of %6!s! between source %2!s! \"%3!s!\" and destination %4!s! \"%5!s!\" (period= %7!s!)" 0 0 "" 0}
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -