⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 daout.par

📁 正弦波的vhdl输出
💻 PAR
字号:
Release 7.1i par H.38Copyright (c) 1995-2005 Xilinx, Inc.  All rights reserved.DDFAB4C28E53470::  Fri Aug 17 21:29:36 2007par -w -intstyle ise -ol high -t 1 -n 3 daout_map.ncd mppr_result.dir daout.pcfConstraints file: daout.pcf.   "daout" is an NCD, version 3.1, device xc3s400, package pq208, speed -4Initializing temperature to 85.000 Celsius. (default - Range: 0.000 to 85.000
Celsius)Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.260 Volts)Device speed data version:  "PRODUCTION 1.35 2005-01-22".Device Utilization Summary:   Number of BUFGMUXs                  1 out of 8      12%   Number of External IOBs            16 out of 141    11%      Number of LOCed IOBs             0 out of 16      0%   Number of Slices                    2 out of 3584    1%      Number of SLICEMs                0 out of 1792    0%Overall effort level (-ol):   High (set by user)Placer effort level (-pl):    High (set by user)Placer cost table entry (-t): 2Router effort level (-rl):    High (set by user)Starting PlacerPhase 1.1Phase 1.1 (Checksum:9896b8) REAL time: 0 secs Phase 2.31Phase 2.31 (Checksum:1312cfe) REAL time: 0 secs Phase 3.2.Phase 3.2 (Checksum:1c9c37d) REAL time: 3 secs Phase 4.3Phase 4.3 (Checksum:26259fc) REAL time: 3 secs Phase 5.5Phase 5.5 (Checksum:2faf07b) REAL time: 3 secs Phase 6.8....Phase 6.8 (Checksum:9de513) REAL time: 3 secs Phase 7.5Phase 7.5 (Checksum:42c1d79) REAL time: 3 secs Phase 8.18Phase 8.18 (Checksum:4c4b3f8) REAL time: 3 secs Phase 9.5Phase 9.5 (Checksum:55d4a77) REAL time: 3 secs Writing design to file mppr_result.dir/H_H_2.ncdTotal REAL time to Placer completion: 3 secs Total CPU time to Placer completion: 3 secs Starting RouterPhase 1: 53 unrouted;       REAL time: 3 secs Phase 2: 32 unrouted;       REAL time: 3 secs Phase 3: 3 unrouted;       REAL time: 3 secs Phase 4: 3 unrouted; (4676)      REAL time: 3 secs Phase 5: 3 unrouted; (0)      REAL time: 3 secs Phase 6: 0 unrouted; (0)      REAL time: 3 secs Phase 7: 0 unrouted; (0)      REAL time: 3 secs WARNING:CLK Net:u1/cnnetmay have excessive skew because 2 NON-CLK pinsfailed to route using a CLK template.Total REAL time to Router completion: 3 secs Total CPU time to Router completion: 3 secs Generating "PAR" statistics.**************************Generating Clock Report**************************+---------------------+--------------+------+------+------------+-------------+|        Clock Net    |   Resource   |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|+---------------------+--------------+------+------+------------+-------------+|           clk_BUFGP |      BUFGMUX6| No   |    2 |  0.040     |  1.073      |+---------------------+--------------+------+------+------------+-------------+|            u1/cnnet |         Local|      |   17 |  0.254     |  2.874      |+---------------------+--------------+------+------+------------+-------------+   The Delay Summary ReportThe NUMBER OF SIGNALS NOT COMPLETELY ROUTED for this design is: 0   The AVERAGE CONNECTION DELAY for this design is:        1.943   The MAXIMUM PIN DELAY IS:                               2.874   The AVERAGE CONNECTION DELAY on the 10 WORST NETS is:   1.452   Listing Pin Delays by value: (nsec)    d < 1.00   < d < 2.00  < d < 3.00  < d < 4.00  < d < 5.00  d >= 5.00   ---------   ---------   ---------   ---------   ---------   ---------           3          16          16           0           0           0Generating Pad Report.All signals are completely routed.Total REAL time to PAR completion: 3 secs Total CPU time to PAR completion: 3 secs Peak Memory Usage:  87 MBPlacement: Completed - No errors found.Routing: Completed - No errors found.Number of error messages: 0Number of warning messages: 0Number of info messages: 0Writing design to file mppr_result.dir/H_H_2.ncdPAR done!

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -