📄 cc2420interface.map.rpt
字号:
; Ignore ROW GLOBAL Buffers ; Off ; Off ;
; Ignore LCELL Buffers ; Off ; Off ;
; Ignore SOFT Buffers ; On ; On ;
; Limit AHDL Integers to 32 Bits ; Off ; Off ;
; Optimization Technique -- Cyclone II ; Balanced ; Balanced ;
; Carry Chain Length -- Stratix/Stratix GX/Cyclone/MAX II/Cyclone II ; 70 ; 70 ;
; Auto Carry Chains ; On ; On ;
; Auto Open-Drain Pins ; On ; On ;
; Perform WYSIWYG Primitive Resynthesis ; Off ; Off ;
; Perform gate-level register retiming ; Off ; Off ;
; Allow register retiming to trade off Tsu/Tco with Fmax ; On ; On ;
; Auto ROM Replacement ; On ; On ;
; Auto RAM Replacement ; On ; On ;
; Auto Shift Register Replacement ; On ; On ;
; Auto Clock Enable Replacement ; On ; On ;
; Allow Synchronous Control Signals ; On ; On ;
; Force Use of Synchronous Clear Signals ; Off ; Off ;
; Auto RAM to Logic Cell Conversion ; Off ; Off ;
; Auto Resource Sharing ; Off ; Off ;
; Allow Any RAM Size For Recognition ; Off ; Off ;
; Allow Any ROM Size For Recognition ; Off ; Off ;
; Allow Any Shift Register Size For Recognition ; Off ; Off ;
; Ignore translate_off and synthesis_off directives ; Off ; Off ;
; Show Parameter Settings Tables in Synthesis Report ; On ; On ;
; Ignore Maximum Fan-Out Assignments ; Off ; Off ;
; Retiming Meta-Stability Register Sequence Length ; 2 ; 2 ;
; PowerPlay Power Optimization ; Normal compilation ; Normal compilation ;
; HDL message level ; Level2 ; Level2 ;
; Suppress Register Optimization Related Messages ; Off ; Off ;
; Number of Removed Registers Reported in Synthesis Report ; 100 ; 100 ;
; Use smart compilation ; Off ; Off ;
+--------------------------------------------------------------------+--------------------+--------------------+
+--------------------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Source Files Read ;
+----------------------------------+-----------------+------------------------------+--------------------------------------------------------------------+
; File Name with User-Entered Path ; Used in Netlist ; File Type ; File Name with Absolute Path ;
+----------------------------------+-----------------+------------------------------+--------------------------------------------------------------------+
; cc2420interface.vhd ; yes ; User VHDL File ; D:/我的文档/vhdl design/cc2420interface/cc2420interface.vhd ;
; altsyncram.tdf ; yes ; Megafunction ; d:/altera/70/quartus/libraries/megafunctions/altsyncram.tdf ;
; stratix_ram_block.inc ; yes ; Megafunction ; d:/altera/70/quartus/libraries/megafunctions/stratix_ram_block.inc ;
; lpm_mux.inc ; yes ; Megafunction ; d:/altera/70/quartus/libraries/megafunctions/lpm_mux.inc ;
; lpm_decode.inc ; yes ; Megafunction ; d:/altera/70/quartus/libraries/megafunctions/lpm_decode.inc ;
; aglobal70.inc ; yes ; Megafunction ; d:/altera/70/quartus/libraries/megafunctions/aglobal70.inc ;
; a_rdenreg.inc ; yes ; Megafunction ; d:/altera/70/quartus/libraries/megafunctions/a_rdenreg.inc ;
; altrom.inc ; yes ; Megafunction ; d:/altera/70/quartus/libraries/megafunctions/altrom.inc ;
; altram.inc ; yes ; Megafunction ; d:/altera/70/quartus/libraries/megafunctions/altram.inc ;
; altdpram.inc ; yes ; Megafunction ; d:/altera/70/quartus/libraries/megafunctions/altdpram.inc ;
; altqpram.inc ; yes ; Megafunction ; d:/altera/70/quartus/libraries/megafunctions/altqpram.inc ;
; db/altsyncram_e301.tdf ; yes ; Auto-Generated Megafunction ; D:/我的文档/vhdl design/cc2420interface/db/altsyncram_e301.tdf ;
+----------------------------------+-----------------+------------------------------+--------------------------------------------------------------------+
+------------------------------------------------------+
; Analysis & Synthesis Resource Usage Summary ;
+---------------------------------------------+--------+
; Resource ; Usage ;
+---------------------------------------------+--------+
; Estimated Total logic elements ; 2,219 ;
; ; ;
; Total combinational functions ; 2219 ;
; Logic element usage by number of LUT inputs ; ;
; -- 4 input functions ; 1513 ;
; -- 3 input functions ; 155 ;
; -- <=2 input functions ; 551 ;
; ; ;
; Logic elements by mode ; ;
; -- normal mode ; 1887 ;
; -- arithmetic mode ; 332 ;
; ; ;
; Total registers ; 2212 ;
; -- Dedicated logic registers ; 2212 ;
; -- I/O registers ; 0 ;
; ; ;
; I/O pins ; 0 ;
; Total memory bits ; 2560 ;
; Maximum fan-out node ; clk_5m ;
; Maximum fan-out ; 1142 ;
; Total fan-out ; 14360 ;
; Average fan-out ; 3.19 ;
+---------------------------------------------+--------+
+-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Resource Utilization by Entity ;
+----------------------------------------+-------------------+--------------+-------------+--------------+---------+-----------+------+--------------+------------------------------------------------------------------------+
; Compilation Hierarchy Node ; LC Combinationals ; LC Registers ; Memory Bits ; DSP Elements ; DSP 9x9 ; DSP 18x18 ; Pins ; Virtual Pins ; Full Hierarchy Name ;
+----------------------------------------+-------------------+--------------+-------------+--------------+---------+-----------+------+--------------+------------------------------------------------------------------------+
; |cc2420interface ; 2219 (2219) ; 2212 (2212) ; 2560 ; 0 ; 0 ; 0 ; 0 ; 0 ; |cc2420interface ;
; |altsyncram:Mux11_rtl_0| ; 0 (0) ; 0 (0) ; 2560 ; 0 ; 0 ; 0 ; 0 ; 0 ; |cc2420interface|altsyncram:Mux11_rtl_0 ;
; |altsyncram_e301:auto_generated| ; 0 (0) ; 0 (0) ; 2560 ; 0 ; 0 ; 0 ; 0 ; 0 ; |cc2420interface|altsyncram:Mux11_rtl_0|altsyncram_e301:auto_generated ;
+----------------------------------------+-------------------+--------------+-------------+--------------+---------+-----------+------+--------------+------------------------------------------------------------------------+
Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy.
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -