⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 data_read_48bit.v

📁 XILINX memory interface generator. XILINX的外部存储器接口。
💻 V
📖 第 1 页 / 共 4 页
字号:
          .D(ddr_dq_in[34]),      
          .DPRA0(fifo_40_rd_addr[0]),
          .DPRA1(fifo_40_rd_addr[1]),
          .DPRA2(fifo_40_rd_addr[2]),
          .DPRA3(fifo_40_rd_addr[3]),
          .WCLK(dqs4_delayed_col1),          
          .WE(fifo_40_wr_en)
           );                       

 RAM16X1D fifo1_bit34              
	 ( .DPO(fifo_41_data_out[2]),          
           .SPO( ),  .A0(fifo_41_wr_addr[0]),          
          .A1(fifo_41_wr_addr[1]),
          .A2(fifo_41_wr_addr[2]),
          .A3(fifo_41_wr_addr[3]),
          .D(ddr_dq_in[34]),      
          .DPRA0(fifo_41_rd_addr[0]),
          .DPRA1(fifo_41_rd_addr[1]),
          .DPRA2(fifo_41_rd_addr[2]),
          .DPRA3(fifo_41_rd_addr[3]),
          .WCLK(dqs4_delayed_col0_n),          
          .WE(fifo_41_wr_en)
           ); 
  RAM16X1D fifo0_bit35               
	 ( .DPO(fifo_40_data_out[3]),          
           .SPO( ),  .A0(fifo_40_wr_addr[0]),          
          .A1(fifo_40_wr_addr[1]),
          .A2(fifo_40_wr_addr[2]),
          .A3(fifo_40_wr_addr[3]),
          .D(ddr_dq_in[35]),      
          .DPRA0(fifo_40_rd_addr[0]),
          .DPRA1(fifo_40_rd_addr[1]),
          .DPRA2(fifo_40_rd_addr[2]),
          .DPRA3(fifo_40_rd_addr[3]),
          .WCLK(dqs4_delayed_col1),          
          .WE(fifo_40_wr_en)
           );                       

 RAM16X1D fifo1_bit35              
	 ( .DPO(fifo_41_data_out[3]),          
           .SPO( ),  .A0(fifo_41_wr_addr[0]),          
          .A1(fifo_41_wr_addr[1]),
          .A2(fifo_41_wr_addr[2]),
          .A3(fifo_41_wr_addr[3]),
          .D(ddr_dq_in[35]),      
          .DPRA0(fifo_41_rd_addr[0]),
          .DPRA1(fifo_41_rd_addr[1]),
          .DPRA2(fifo_41_rd_addr[2]),
          .DPRA3(fifo_41_rd_addr[3]),
          .WCLK(dqs4_delayed_col0_n),          
          .WE(fifo_41_wr_en)
           );  
           
  RAM16X1D fifo0_bit36               
	 ( .DPO(fifo_40_data_out[4]),          
           .SPO( ),  .A0(fifo_40_wr_addr[0]),          
          .A1(fifo_40_wr_addr[1]),
          .A2(fifo_40_wr_addr[2]),
          .A3(fifo_40_wr_addr[3]),
          .D(ddr_dq_in[36]),      
          .DPRA0(fifo_40_rd_addr[0]),
          .DPRA1(fifo_40_rd_addr[1]),
          .DPRA2(fifo_40_rd_addr[2]),
          .DPRA3(fifo_40_rd_addr[3]),
          .WCLK(dqs4_delayed_col1),          
          .WE(fifo_40_wr_en)
           );                       

 RAM16X1D fifo1_bit36              
	 ( .DPO(fifo_41_data_out[4]),          
           .SPO( ),  .A0(fifo_41_wr_addr[0]),          
          .A1(fifo_41_wr_addr[1]),
          .A2(fifo_41_wr_addr[2]),
          .A3(fifo_41_wr_addr[3]),
          .D(ddr_dq_in[36]),      
          .DPRA0(fifo_41_rd_addr[0]),
          .DPRA1(fifo_41_rd_addr[1]),
          .DPRA2(fifo_41_rd_addr[2]),
          .DPRA3(fifo_41_rd_addr[3]),
          .WCLK(dqs4_delayed_col0_n),          
          .WE(fifo_41_wr_en)
           ); 

  RAM16X1D fifo0_bit37               
	 ( .DPO(fifo_40_data_out[5]),          
           .SPO( ),  .A0(fifo_40_wr_addr[0]),          
          .A1(fifo_40_wr_addr[1]),
          .A2(fifo_40_wr_addr[2]),
          .A3(fifo_40_wr_addr[3]),
          .D(ddr_dq_in[37]),      
          .DPRA0(fifo_40_rd_addr[0]),
          .DPRA1(fifo_40_rd_addr[1]),
          .DPRA2(fifo_40_rd_addr[2]),
          .DPRA3(fifo_40_rd_addr[3]),
          .WCLK(dqs4_delayed_col1),          
          .WE(fifo_40_wr_en)
           );                       

 RAM16X1D fifo1_bit37              
	 ( .DPO(fifo_41_data_out[5]),          
           .SPO( ),  .A0(fifo_41_wr_addr[0]),          
          .A1(fifo_41_wr_addr[1]),
          .A2(fifo_41_wr_addr[2]),
          .A3(fifo_41_wr_addr[3]),
          .D(ddr_dq_in[37]),      
          .DPRA0(fifo_41_rd_addr[0]),
          .DPRA1(fifo_41_rd_addr[1]),
          .DPRA2(fifo_41_rd_addr[2]),
          .DPRA3(fifo_41_rd_addr[3]),
          .WCLK(dqs4_delayed_col0_n),          
          .WE(fifo_41_wr_en)
           ); 
  RAM16X1D fifo0_bit38               
	 ( .DPO(fifo_40_data_out[6]),          
           .SPO( ),  .A0(fifo_40_wr_addr[0]),          
          .A1(fifo_40_wr_addr[1]),
          .A2(fifo_40_wr_addr[2]),
          .A3(fifo_40_wr_addr[3]),
          .D(ddr_dq_in[38]),      
          .DPRA0(fifo_40_rd_addr[0]),
          .DPRA1(fifo_40_rd_addr[1]),
          .DPRA2(fifo_40_rd_addr[2]),
          .DPRA3(fifo_40_rd_addr[3]),
          .WCLK(dqs4_delayed_col1),          
          .WE(fifo_40_wr_en)
           );                       

 RAM16X1D fifo1_bit38              
	 ( .DPO(fifo_41_data_out[6]),          
           .SPO( ),  .A0(fifo_41_wr_addr[0]),          
          .A1(fifo_41_wr_addr[1]),
          .A2(fifo_41_wr_addr[2]),
          .A3(fifo_41_wr_addr[3]),
          .D(ddr_dq_in[38]),      
          .DPRA0(fifo_41_rd_addr[0]),
          .DPRA1(fifo_41_rd_addr[1]),
          .DPRA2(fifo_41_rd_addr[2]),
          .DPRA3(fifo_41_rd_addr[3]),
          .WCLK(dqs4_delayed_col0_n),          
          .WE(fifo_41_wr_en)
           ); 
           
  RAM16X1D fifo0_bit39               
	 ( .DPO(fifo_40_data_out[7]),          
           .SPO( ),  .A0(fifo_40_wr_addr[0]),          
          .A1(fifo_40_wr_addr[1]),
          .A2(fifo_40_wr_addr[2]),
          .A3(fifo_40_wr_addr[3]),
          .D(ddr_dq_in[39]),      
          .DPRA0(fifo_40_rd_addr[0]),
          .DPRA1(fifo_40_rd_addr[1]),
          .DPRA2(fifo_40_rd_addr[2]),
          .DPRA3(fifo_40_rd_addr[3]),
          .WCLK(dqs4_delayed_col1),          
          .WE(fifo_40_wr_en)
           );                       

 RAM16X1D fifo1_bit39             
	 ( .DPO(fifo_41_data_out[7]),          
           .SPO( ),  .A0(fifo_41_wr_addr[0]),          
          .A1(fifo_41_wr_addr[1]),
          .A2(fifo_41_wr_addr[2]),
          .A3(fifo_41_wr_addr[3]),
          .D(ddr_dq_in[39]),      
          .DPRA0(fifo_41_rd_addr[0]),
          .DPRA1(fifo_41_rd_addr[1]),
          .DPRA2(fifo_41_rd_addr[2]),
          .DPRA3(fifo_41_rd_addr[3]),
          .WCLK(dqs4_delayed_col0_n),          
          .WE(fifo_41_wr_en)
           );                                                 
                                   

// Byte5 Fifo instantiation 

  RAM16X1D fifo0_bit40               
	 ( .DPO  (fifo_50_data_out[0]),          
           .SPO( ),  .A0    (fifo_50_wr_addr[0]),          
          .A1    (fifo_50_wr_addr[1]),
          .A2    (fifo_50_wr_addr[2]),
          .A3    (fifo_50_wr_addr[3]),
          .D     (ddr_dq_in[40]),      
          .DPRA0(fifo_50_rd_addr[0]),
          .DPRA1(fifo_50_rd_addr[1]),
          .DPRA2(fifo_50_rd_addr[2]),
          .DPRA3(fifo_50_rd_addr[3]),
          .WCLK  (dqs5_delayed_col1),          
          .WE    (fifo_50_wr_en)
           );                       

 RAM16X1D fifo1_bit40             
	 ( .DPO  (fifo_51_data_out[0]),          
           .SPO( ),  .A0    (fifo_51_wr_addr[0]),          
          .A1    (fifo_51_wr_addr[1]),
          .A2    (fifo_51_wr_addr[2]),
          .A3    (fifo_51_wr_addr[3]),
          .D     (ddr_dq_in[40]),      
          .DPRA0(fifo_51_rd_addr[0]),
          .DPRA1(fifo_51_rd_addr[1]),
          .DPRA2(fifo_51_rd_addr[2]),
          .DPRA3(fifo_51_rd_addr[3]),
          .WCLK  (dqs5_delayed_col0_n),          
          .WE    (fifo_51_wr_en)
           );                                                 
                
                
  RAM16X1D fifo0_bit41               
	 ( .DPO  (fifo_50_data_out[1]),          
           .SPO( ),  .A0    (fifo_50_wr_addr[0]),          
          .A1    (fifo_50_wr_addr[1]),
          .A2    (fifo_50_wr_addr[2]),
          .A3    (fifo_50_wr_addr[3]),
          .D     (ddr_dq_in[41]),      
          .DPRA0(fifo_50_rd_addr[0]),
          .DPRA1(fifo_50_rd_addr[1]),
          .DPRA2(fifo_50_rd_addr[2]),
          .DPRA3(fifo_50_rd_addr[3]),
          .WCLK  (dqs5_delayed_col1),          
          .WE    (fifo_50_wr_en)
           );                       

 RAM16X1D fifo1_bit41             
	 ( .DPO  (fifo_51_data_out[1]),          
           .SPO( ),  .A0    (fifo_51_wr_addr[0]),          
          .A1    (fifo_51_wr_addr[1]),
          .A2    (fifo_51_wr_addr[2]),
          .A3    (fifo_51_wr_addr[3]),
          .D     (ddr_dq_in[41]),      
          .DPRA0(fifo_51_rd_addr[0]),
          .DPRA1(fifo_51_rd_addr[1]),
          .DPRA2(fifo_51_rd_addr[2]),
          .DPRA3(fifo_51_rd_addr[3]),
          .WCLK  (dqs5_delayed_col0_n),          
          .WE    (fifo_51_wr_en)
           ); 
           
  RAM16X1D fifo0_bit42               
	 ( .DPO  (fifo_50_data_out[2]),          
           .SPO( ),  .A0    (fifo_50_wr_addr[0]),          
          .A1    (fifo_50_wr_addr[1]),
          .A2    (fifo_50_wr_addr[2]),
          .A3    (fifo_50_wr_addr[3]),
          .D     (ddr_dq_in[42]),      
          .DPRA0(fifo_50_rd_addr[0]),
          .DPRA1(fifo_50_rd_addr[1]),
          .DPRA2(fifo_50_rd_addr[2]),
          .DPRA3(fifo_50_rd_addr[3]),
          .WCLK  (dqs5_delayed_col1),          
          .WE    (fifo_50_wr_en)
           );                       

 RAM16X1D fifo1_bit42             
	 ( .DPO  (fifo_51_data_out[2]),          
           .SPO( ),  .A0    (fifo_51_wr_addr[0]),          
          .A1    (fifo_51_wr_addr[1]),
          .A2    (fifo_51_wr_addr[2]),
          .A3    (fifo_51_wr_addr[3]),
          .D     (ddr_dq_in[42]),      
          .DPRA0(fifo_51_rd_addr[0]),
          .DPRA1(fifo_51_rd_addr[1]),
          .DPRA2(fifo_51_rd_addr[2]),
          .DPRA3(fifo_51_rd_addr[3]),
          .WCLK  (dqs5_delayed_col0_n),          
          .WE    (fifo_51_wr_en)
           ); 
           
  RAM16X1D fifo0_bit43               
	 ( .DPO  (fifo_50_data_out[3]),          
           .SPO( ),  .A0    (fifo_50_wr_addr[0]),          
          .A1    (fifo_50_wr_addr[1]),
          .A2    (fifo_50_wr_addr[2]),
          .A3    (fifo_50_wr_addr[3]),
          .D     (ddr_dq_in[43]),      
          .DPRA0(fifo_50_rd_addr[0]),
          .DPRA1(fifo_50_rd_addr[1]),
          .DPRA2(fifo_50_rd_addr[2]),
          .DPRA3(fifo_50_rd_addr[3]),
          .WCLK  (dqs5_delayed_col1),          
          .WE    (fifo_50_wr_en)
           );                       

 RAM16X1D fifo1_bit43             
	 ( .DPO  (fifo_51_data_out[3]),          
           .SPO( ),  .A0    (fifo_51_wr_addr[0]),          
          .A1    (fifo_51_wr_addr[1]),
          .A2    (fifo_51_wr_addr[2]),
          .A3    (fifo_51_wr_addr[3]),
          .D     (ddr_dq_in[43]),      
          .DPRA0(fifo_51_rd_addr[0]),
          .DPRA1(fifo_51_rd_addr[1]),
          .DPRA2(fifo_51_rd_addr[2]),
          .DPRA3(fifo_51_rd_addr[3]),
          .WCLK  (dqs5_delayed_col0_n),          
          .WE    (fifo_51_wr_en)
           ); 
           
  RAM16X1D fifo0_bit44               
	 ( .DPO  (fifo_50_data_out[4]),          
           .SPO( ),  .A0    (fifo_50_wr_addr[0]),          
          .A1    (fifo_50_wr_addr[1]),
          .A2    (fifo_50_wr_addr[2]),
          .A3    (fifo_50_wr_addr[3]),
          .D     (ddr_dq_in[44]),      
          .DPRA0(fifo_50_rd_addr[0]),
          .DPRA1(fifo_50_rd_addr[1]),
          .DPRA2(fifo_50_rd_addr[2]),
          .DPRA3(fifo_50_rd_addr[3]),
          .WCLK  (dqs5_delayed_col1),          
          .WE    (fifo_50_wr_en)
           );                       

 RAM16X1D fifo1_bit44             
	 ( .DPO  (fifo_51_data_out[4]),          
           .SPO( ),  .A0    (fifo_51_wr_addr[0]),          
          .A1    (fifo_51_wr_addr[1]),
          .A2    (fifo_51_wr_addr[2]),
          .A3    (fifo_51_wr_addr[3]),
          .D     (ddr_dq_in[44]),      
          .DPRA0(fifo_51_rd_addr[0]),
          .DPRA1(fifo_51_rd_addr[1]),
          .DPRA2(fifo_51_rd_addr[2]),
          .DPRA3(fifo_51_rd_addr[3]),
          .WCLK  (dqs5_delayed_col0_n),          
          .WE    (fifo_51_wr_en)
           );  
     
  RAM16X1D fifo0_bit45               
	 ( .DPO  (fifo_50_data_out[5]),          
           .SPO( ),  .A0    (fifo_50_wr_addr[0]),          
          .A1    (fifo_50_wr_addr[1]),
          .A2    (fifo_50_wr_addr[2]),
          .A3    (fifo_50_wr_addr[3]),
          .D     (ddr_dq_in[45]),      
          .DPRA0(fifo_50_rd_addr[0]),
          .DPRA1(fifo_50_rd_addr[1]),
          .DPRA2(fifo_50_rd_addr[2]),
          .DPRA3(fifo_50_rd_addr[3]),
          .WCLK  (dqs5_delayed_col1),          
          .WE    (fifo_50_wr_en)
           );                       

 RAM16X1D fifo1_bit45             
	 ( .DPO  (fifo_51_data_out[5]),          
           .SPO( ),  .A0    (fifo_51_wr_addr[0]),          
          .A1    (fifo_51_wr_addr[1]),
          .A2    (fifo_51_wr_addr[2]),
          .A3    (fifo_51_wr_addr[3]),
          .D     (ddr_dq_in[45]),      
          .DPRA0(fifo_51_rd_addr[0]),
          .DPRA1(fifo_51_rd_addr[1]),
          .DPRA2(fifo_51_rd_addr[2]),
          .DPRA3(fifo_51_rd_addr[3]),
          .WCLK  (dqs5_delayed_col0_n),          
          .WE    (fifo_51_wr_en)
           );  
              
  RAM16X1D fifo0_bit46               
	 ( .DPO  (fifo_50_data_out[6]),          
           .SPO( ),  .A0    (fifo_50_wr_addr[0]),          
          .A1    (fifo_50_wr_addr[1]),
          .A2    (fifo_50_wr_addr[2]),
          .A3    (fifo_50_wr_addr[3]),
          .D     (ddr_dq_in[46]),      
          .DPRA0(fifo_50_rd_addr[0]),
          .DPRA1(fifo_50_rd_addr[1]),
          .DPRA2(fifo_50_rd_addr[2]),
          .DPRA3(fifo_50_rd_addr[3]),
          .WCLK  (dqs5_delayed_col1),          
          .WE    (fifo_50_wr_en)
           );                       

 RAM16X1D fifo1_bit46             
	 ( .DPO  (fifo_51_data_out[6]),          
           .SPO( ),  .A0    (fifo_51_wr_addr[0]),          
          .A1    (fifo_51_wr_addr[1]),
          .A2    (fifo_51_wr_addr[2]),
          .A3    (fifo_51_wr_addr[3]),
          .D     (ddr_dq_in[46]),      
          .DPRA0(fifo_51_rd_addr[0]),
          .DPRA1(fifo_51_rd_addr[1]),
          .DPRA2(fifo_51_rd_addr[2]),
          .DPRA3(fifo_51_rd_addr[3]),
          .WCLK  (dqs5_delayed_col0_n),          
          .WE    (fifo_51_wr_en)
           );  
                
  RAM16X1D fifo0_bit47               
	 ( .DPO  (fifo_50_data_out[7]),          
           .SPO( ),  .A0    (fifo_50_wr_addr[0]),          
          .A1    (fifo_50_wr_addr[1]),
          .A2    (fifo_50_wr_addr[2]),
          .A3    (fifo_50_wr_addr[3]),
          .D     (ddr_dq_in[47]),      
          .DPRA0(fifo_50_rd_addr[0]),
          .DPRA1(fifo_50_rd_addr[1]),
          .DPRA2(fifo_50_rd_addr[2]),
          .DPRA3(fifo_50_rd_addr[3]),
          .WCLK  (dqs5_delayed_col1),          
          .WE    (fifo_50_wr_en)
           );                       

 RAM16X1D fifo1_bit47             
	 ( .DPO  (fifo_51_data_out[7]),          
           .SPO( ),  .A0    (fifo_51_wr_addr[0]),          
          .A1    (fifo_51_wr_addr[1]),
          .A2    (fifo_51_wr_addr[2]),
          .A3    (fifo_51_wr_addr[3]),
          .D     (ddr_dq_in[47]),      
          .DPRA0(fifo_51_rd_addr[0]),
          .DPRA1(fifo_51_rd_addr[1]),
          .DPRA2(fifo_51_rd_addr[2]),
          .DPRA3(fifo_51_rd_addr[3]),
          .WCLK  (dqs5_delayed_col0_n),          
          .WE    (fifo_51_wr_en)
           );  
                                                                                                                                                                                  
endmodule


⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -