📄 data_write_24bit.vhd
字号:
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;
--library synplify;
--use synplify.attributes.all;
--
-- pragma translate_off
library UNISIM;
use UNISIM.VCOMPONENTS.ALL;
-- pragma translate_on
--use work.parameter_24bit.all;
entity data_write_24bit is
port(
user_input_data : in std_logic_vector(47 downto 0);
user_data_mask : in std_logic_vector(5 downto 0);
clk90 : in std_logic;
reset90_r : in std_logic;
reset270_r : in std_logic;
write_enable : in std_logic;
write_en_val : out std_logic;
write_data_falling : out std_logic_vector(23 downto 0);
write_data_rising : out std_logic_vector(23 downto 0);
data_mask_f : out std_logic_vector(2 downto 0);
data_mask_r : out std_logic_vector(2 downto 0)
);
end data_write_24bit;
architecture arc_data_write_24bit of data_write_24bit is
component FD
port(
Q : out STD_LOGIC;
D : in STD_LOGIC;
C : in STD_LOGIC);
end component;
signal write_en_P1 : std_logic;
signal write_en_P2 : std_logic;
signal write_en_P3 : std_logic;
signal write_en_int : std_logic;
signal write_data : std_logic_vector(47 downto 0);
signal write_data1 : std_logic_vector(47 downto 0);
signal write_data2 : std_logic_vector(47 downto 0);
signal write_data3 : std_logic_vector(47 downto 0);
signal write_data4 : std_logic_vector(47 downto 0);
signal write_data5 : std_logic_vector(47 downto 0);
signal write_data6 : std_logic_vector(47 downto 0);
signal write_data_int : std_logic_vector(47 downto 0);
signal write_data270_1 : std_logic_vector(23 downto 0);
signal write_data270_2 : std_logic_vector(23 downto 0);
signal write_data_m : std_logic_vector(5 downto 0);
signal write_data_m1 : std_logic_vector(5 downto 0);
signal write_data_m2 : std_logic_vector(5 downto 0);
signal write_data_m3 : std_logic_vector(5 downto 0);
signal write_data_m4 : std_logic_vector(5 downto 0);
signal write_data_m5 : std_logic_vector(5 downto 0);
signal write_data_m6 : std_logic_vector(5 downto 0);
signal write_data_mask : std_logic_vector(5 downto 0);
signal write_data_m270_1 : std_logic_vector(2 downto 0);
signal write_data_m270_2 : std_logic_vector(2 downto 0);
begin
--data_mask_f <= "000";
--data_mask_r <= "000";
-- data path for write enable
process(clk90)
begin
if clk90'event and clk90 = '1' then
if reset90_r = '1' then
write_en_P1 <= '0';
write_en_P2 <= '0';
write_en_P3 <= '0';
else
write_en_P1 <= write_enable;
write_en_P2 <= write_en_P1;
write_en_P3 <= write_en_P2;
end if;
end if;
end process;
-- data path for write enable
process(clk90)
begin
if clk90'event and clk90 = '0' then
if reset90_r = '1' then
write_en_int <= '0';
write_en_val <= '0';
else
write_en_int <= write_en_P2;
-- write_en_val <= write_en_int;
-- write_en_val <= write_enable;
write_en_val <= write_en_P1;
end if;
end if;
end process;
-- pipeline varables
process(clk90)
begin
if clk90'event and clk90 = '0' then
-- varable_in
end if;
end process;
write_data_rising <= write_data270_2;
write_data_falling <= write_data(23 downto 0);
data_mask_r <= write_data_m270_2;
data_mask_f <= write_data_mask(2 downto 0);
end arc_data_write_24bit;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -