📄 data_read_controller_64bit.vhd
字号:
signal fifo_61_wr_en : std_logic;
signal fifo_71_wr_en : std_logic;
signal fifo_81_wr_en : std_logic;
signal fifo_91_wr_en : std_logic;
signal fifo_101_wr_en : std_logic;
signal fifo_111_wr_en : std_logic;
signal fifo_121_wr_en : std_logic;
signal fifo_131_wr_en : std_logic;
signal fifo_141_wr_en : std_logic;
signal fifo_151_wr_en : std_logic;
-- FIFO_WR_POINTER Delayed signals in clk90 domain
signal fifo_00_wr_addr_d : std_logic_vector(3 downto 0);
signal fifo_00_wr_addr_2d : std_logic_vector(3 downto 0);
signal fifo_01_wr_addr_d : std_logic_vector(3 downto 0);
signal fifo_01_wr_addr_2d : std_logic_vector(3 downto 0);
-- DDR_DQ_IN signals from DDR_DQ Input buffer
signal rst_dqs_div : std_logic;
signal rst_dqs_delay_0_n : std_logic;
signal rst_dqs_delay_1_n : std_logic;
signal rst_dqs_delay_2_n : std_logic;
signal rst_dqs_delay_3_n : std_logic;
signal rst_dqs_delay_4_n : std_logic;
signal rst_dqs_delay_5_n : std_logic;
signal rst_dqs_delay_6_n : std_logic;
signal rst_dqs_delay_7_n : std_logic;
signal rst_dqs_delay_8_n : std_logic;
signal rst_dqs_delay_9_n : std_logic;
signal rst_dqs_delay_10_n : std_logic;
signal rst_dqs_delay_11_n : std_logic;
signal rst_dqs_delay_12_n : std_logic;
signal rst_dqs_delay_13_n : std_logic;
signal rst_dqs_delay_14_n : std_logic;
signal rst_dqs_delay_15_n : std_logic;
signal fifo_00_rd_addr : std_logic_vector(3 downto 0);
signal fifo_01_rd_addr : std_logic_vector(3 downto 0);
signal fifo_10_rd_addr : std_logic_vector(3 downto 0);
signal fifo_11_rd_addr : std_logic_vector(3 downto 0);
signal fifo_20_rd_addr : std_logic_vector(3 downto 0);
signal fifo_21_rd_addr : std_logic_vector(3 downto 0);
signal fifo_30_rd_addr : std_logic_vector(3 downto 0);
signal fifo_31_rd_addr : std_logic_vector(3 downto 0);
signal fifo_40_rd_addr : std_logic_vector(3 downto 0);
signal fifo_41_rd_addr : std_logic_vector(3 downto 0);
signal fifo_50_rd_addr : std_logic_vector(3 downto 0);
signal fifo_51_rd_addr : std_logic_vector(3 downto 0);
signal fifo_60_rd_addr : std_logic_vector(3 downto 0);
signal fifo_61_rd_addr : std_logic_vector(3 downto 0);
signal fifo_70_rd_addr : std_logic_vector(3 downto 0);
signal fifo_71_rd_addr : std_logic_vector(3 downto 0);
signal fifo_80_rd_addr : std_logic_vector(3 downto 0);
signal fifo_81_rd_addr : std_logic_vector(3 downto 0);
signal fifo_90_rd_addr : std_logic_vector(3 downto 0);
signal fifo_91_rd_addr : std_logic_vector(3 downto 0);
signal fifo_100_rd_addr : std_logic_vector(3 downto 0);
signal fifo_101_rd_addr : std_logic_vector(3 downto 0);
signal fifo_110_rd_addr : std_logic_vector(3 downto 0);
signal fifo_111_rd_addr : std_logic_vector(3 downto 0);
signal fifo_120_rd_addr : std_logic_vector(3 downto 0);
signal fifo_121_rd_addr : std_logic_vector(3 downto 0);
signal fifo_130_rd_addr : std_logic_vector(3 downto 0);
signal fifo_131_rd_addr : std_logic_vector(3 downto 0);
signal fifo_140_rd_addr : std_logic_vector(3 downto 0);
signal fifo_141_rd_addr : std_logic_vector(3 downto 0);
signal fifo_150_rd_addr : std_logic_vector(3 downto 0);
signal fifo_151_rd_addr : std_logic_vector(3 downto 0);
begin
fifo_00_wr_addr_val <= fifo_00_wr_addr;
fifo_01_wr_addr_val <= fifo_01_wr_addr;
fifo_10_wr_addr_val <= fifo_10_wr_addr;
fifo_11_wr_addr_val <= fifo_11_wr_addr;
fifo_20_wr_addr_val <= fifo_20_wr_addr;
fifo_21_wr_addr_val <= fifo_21_wr_addr;
fifo_30_wr_addr_val <= fifo_30_wr_addr;
fifo_31_wr_addr_val <= fifo_31_wr_addr;
fifo_40_wr_addr_val <= fifo_40_wr_addr;
fifo_41_wr_addr_val <= fifo_41_wr_addr;
fifo_50_wr_addr_val <= fifo_50_wr_addr;
fifo_51_wr_addr_val <= fifo_51_wr_addr;
fifo_60_wr_addr_val <= fifo_60_wr_addr;
fifo_61_wr_addr_val <= fifo_61_wr_addr;
fifo_70_wr_addr_val <= fifo_70_wr_addr;
fifo_71_wr_addr_val <= fifo_71_wr_addr;
fifo_80_wr_addr_val <= fifo_80_wr_addr;
fifo_81_wr_addr_val <= fifo_81_wr_addr;
fifo_90_wr_addr_val <= fifo_90_wr_addr;
fifo_91_wr_addr_val <= fifo_91_wr_addr;
fifo_100_wr_addr_val <= fifo_100_wr_addr;
fifo_101_wr_addr_val <= fifo_101_wr_addr;
fifo_110_wr_addr_val <= fifo_110_wr_addr;
fifo_111_wr_addr_val <= fifo_111_wr_addr;
fifo_120_wr_addr_val <= fifo_120_wr_addr;
fifo_121_wr_addr_val <= fifo_121_wr_addr;
fifo_130_wr_addr_val <= fifo_130_wr_addr;
fifo_131_wr_addr_val <= fifo_131_wr_addr;
fifo_140_wr_addr_val <= fifo_140_wr_addr;
fifo_141_wr_addr_val <= fifo_141_wr_addr;
fifo_150_wr_addr_val <= fifo_150_wr_addr;
fifo_151_wr_addr_val <= fifo_151_wr_addr;
fifo_00_wr_en_val <= fifo_00_wr_en;
fifo_10_wr_en_val <= fifo_10_wr_en;
fifo_20_wr_en_val <= fifo_20_wr_en;
fifo_30_wr_en_val <= fifo_30_wr_en;
fifo_40_wr_en_val <= fifo_40_wr_en;
fifo_50_wr_en_val <= fifo_50_wr_en;
fifo_60_wr_en_val <= fifo_60_wr_en;
fifo_70_wr_en_val <= fifo_70_wr_en;
fifo_80_wr_en_val <= fifo_80_wr_en;
fifo_90_wr_en_val <= fifo_90_wr_en;
fifo_100_wr_en_val <= fifo_100_wr_en;
fifo_110_wr_en_val <= fifo_110_wr_en;
fifo_120_wr_en_val <= fifo_120_wr_en;
fifo_130_wr_en_val <= fifo_130_wr_en;
fifo_140_wr_en_val <= fifo_140_wr_en;
fifo_150_wr_en_val <= fifo_150_wr_en;
fifo_01_wr_en_val <= fifo_01_wr_en;
fifo_11_wr_en_val <= fifo_11_wr_en;
fifo_21_wr_en_val <= fifo_21_wr_en;
fifo_31_wr_en_val <= fifo_31_wr_en;
fifo_41_wr_en_val <= fifo_41_wr_en;
fifo_51_wr_en_val <= fifo_51_wr_en;
fifo_61_wr_en_val <= fifo_61_wr_en;
fifo_71_wr_en_val <= fifo_71_wr_en;
fifo_81_wr_en_val <= fifo_81_wr_en;
fifo_91_wr_en_val <= fifo_91_wr_en;
fifo_101_wr_en_val <= fifo_101_wr_en;
fifo_111_wr_en_val <= fifo_111_wr_en;
fifo_121_wr_en_val <= fifo_121_wr_en;
fifo_131_wr_en_val <= fifo_131_wr_en;
fifo_141_wr_en_val <= fifo_141_wr_en;
fifo_151_wr_en_val <= fifo_151_wr_en;
dqs0_delayed_col0_val <= dqs0_delayed_col0;
dqs1_delayed_col0_val <= dqs1_delayed_col0;
dqs2_delayed_col0_val <= dqs2_delayed_col0;
dqs3_delayed_col0_val <= dqs3_delayed_col0;
dqs4_delayed_col0_val <= dqs4_delayed_col0;
dqs5_delayed_col0_val <= dqs5_delayed_col0;
dqs6_delayed_col0_val <= dqs6_delayed_col0;
dqs7_delayed_col0_val <= dqs7_delayed_col0;
dqs8_delayed_col0_val <= dqs8_delayed_col0;
dqs9_delayed_col0_val <= dqs9_delayed_col0;
dqs10_delayed_col0_val <= dqs10_delayed_col0;
dqs11_delayed_col0_val <= dqs11_delayed_col0;
dqs12_delayed_col0_val <= dqs12_delayed_col0;
dqs13_delayed_col0_val <= dqs13_delayed_col0;
dqs14_delayed_col0_val <= dqs14_delayed_col0;
dqs15_delayed_col0_val <= dqs15_delayed_col0;
dqs0_delayed_col0_n_val <=dqs0_delayed_col0_n;
dqs1_delayed_col0_n_val <=dqs1_delayed_col0_n;
dqs2_delayed_col0_n_val <=dqs2_delayed_col0_n;
dqs3_delayed_col0_n_val <=dqs3_delayed_col0_n;
dqs4_delayed_col0_n_val <=dqs4_delayed_col0_n;
dqs5_delayed_col0_n_val <=dqs5_delayed_col0_n;
dqs6_delayed_col0_n_val <=dqs6_delayed_col0_n;
dqs7_delayed_col0_n_val <=dqs7_delayed_col0_n;
dqs8_delayed_col0_n_val <=dqs8_delayed_col0_n;
dqs9_delayed_col0_n_val <= dqs9_delayed_col0_n;
dqs10_delayed_col0_n_val <= dqs10_delayed_col0_n;
dqs11_delayed_col0_n_val <= dqs11_delayed_col0_n;
dqs12_delayed_col0_n_val <= dqs12_delayed_col0_n;
dqs13_delayed_col0_n_val <= dqs13_delayed_col0_n;
dqs14_delayed_col0_n_val <= dqs14_delayed_col0_n;
dqs15_delayed_col0_n_val <= dqs15_delayed_col0_n;
fifo_00_rd_addr_val <= fifo_00_rd_addr;
fifo_01_rd_addr_val <= fifo_01_rd_addr;
fifo_10_rd_addr_val <= fifo_10_rd_addr;
fifo_11_rd_addr_val <= fifo_11_rd_addr;
fifo_20_rd_addr_val <= fifo_20_rd_addr;
fifo_21_rd_addr_val <= fifo_21_rd_addr;
fifo_30_rd_addr_val <= fifo_30_rd_addr;
fifo_31_rd_addr_val <= fifo_31_rd_addr;
fifo_40_rd_addr_val <= fifo_40_rd_addr;
fifo_41_rd_addr_val <= fifo_41_rd_addr;
fifo_50_rd_addr_val <= fifo_50_rd_addr;
fifo_51_rd_addr_val <= fifo_51_rd_addr;
fifo_60_rd_addr_val <= fifo_60_rd_addr;
fifo_61_rd_addr_val <= fifo_61_rd_addr;
fifo_70_rd_addr_val <= fifo_70_rd_addr;
fifo_71_rd_addr_val <= fifo_71_rd_addr;
fifo_80_rd_addr_val <= fifo_80_rd_addr;
fifo_81_rd_addr_val <= fifo_81_rd_addr;
fifo_90_rd_addr_val <= fifo_90_rd_addr;
fifo_91_rd_addr_val <= fifo_91_rd_addr;
fifo_100_rd_addr_val <= fifo_100_rd_addr;
fifo_101_rd_addr_val <= fifo_101_rd_addr;
fifo_110_rd_addr_val <= fifo_110_rd_addr;
fifo_111_rd_addr_val <= fifo_111_rd_addr;
fifo_120_rd_addr_val <= fifo_120_rd_addr;
fifo_121_rd_addr_val <= fifo_121_rd_addr;
fifo_130_rd_addr_val <= fifo_130_rd_addr;
fifo_131_rd_addr_val <= fifo_131_rd_addr;
fifo_140_rd_addr_val <= fifo_140_rd_addr;
fifo_141_rd_addr_val <= fifo_141_rd_addr;
fifo_150_rd_addr_val <= fifo_150_rd_addr;
fifo_151_rd_addr_val <= fifo_151_rd_addr;
-- data_valid signal is derived from fifo_00 and fifo_01 empty signals only
-- FIFO WRITE POINTER DELAYED SIGNALS
-- To avoid meta-stability due to the domain crossing from ddr_dqs to clk90
process (clk90)
begin
if (rising_edge(clk90)) then
if (reset90_r = '1') then
fifo_00_wr_addr_d <= "0000";
fifo_01_wr_addr_d <= "0000";
else
fifo_00_wr_addr_d <= fifo_00_wr_addr;
fifo_01_wr_addr_d <= fifo_01_wr_addr;
end if;
end if;
end process;
-- FIFO WRITE POINTER DOUBLE DELAYED SIGNALS
process (clk90)
begin
if (rising_edge(clk90)) then
if (reset90_r = '1') then
fifo_00_wr_addr_2d <= "0000";
fifo_01_wr_addr_2d <= "0000";
else
fifo_00_wr_addr_2d <= fifo_00_wr_addr_d;
fifo_01_wr_addr_2d <= fifo_01_wr_addr_d;
end if;
end if;
end process;
-- user data valid output signal from data path.
fifo_00_empty <= '1' when (fifo_00_rd_addr(3 downto 0) = fifo_00_wr_addr_2d(3 downto 0)) else
'0';
fifo_01_empty <= '1' when (fifo_01_rd_addr(3 downto 0) = fifo_01_wr_addr_2d(3 downto 0)) else
'0';
read_valid_data_0_1 <= ( (not fifo_00_empty) and (not fifo_01_empty) );
read_valid_data_1_val <= read_valid_data_0_1;
process(clk90)
begin
if clk90'event and clk90 = '1' then
if reset90_r = '1' then
u_data_val <= '0';
else
u_data_val <= read_valid_data_0_1;
end if;
end if;
end process;
--- Assignments done by MURTHY
-- here vector component is assigned to a scalar signal
-- it was done because the delay_dqs signals were used
dqs0_delayed_col0 <= dqs_delayed_col0(0);
dqs1_delayed_col0 <= dqs_delayed_col0(1);
dqs2_delayed_col0 <= dqs_delayed_col0(2);
dqs3_delayed_col0 <= dqs_delayed_col0(3);
dqs4_delayed_col0 <= dqs_delayed_col0(4);
dqs5_delayed_col0 <= dqs_delayed_col0(5);
dqs6_delayed_col0 <= dqs_delayed_col0(6);
dqs7_delayed_col0 <= dqs_delayed_col0(7);
dqs8_delayed_col0 <= dqs_delayed_col0(8);
dqs9_delayed_col0 <= dqs_delayed_col0(9);
dqs10_delayed_col0 <= dqs_delayed_col0(10);
dqs11_delayed_col0 <= dqs_delayed_col0(11);
dqs12_delayed_col0 <= dqs_delayed_col0(12);
dqs13_delayed_col0 <= dqs_delayed_col0(13);
dqs14_delayed_col0 <= dqs_delayed_col0(14);
dqs15_delayed_col0 <= dqs_delayed_col0(15);
-- dqsx_delayed_col0 negated signals
dqs0_delayed_col0_n <= not dqs0_delayed_col0;
dqs1_delayed_col0_n <= not dqs1_delayed_col0;
dqs2_delayed_col0_n <= not dqs2_delayed_col0;
dqs3_delayed_col0_n <= not dqs3_delayed_col0;
dqs4_delayed_col0_n <= not dqs4_delayed_col0;
dqs5_delayed_col0_n <= not dqs5_delayed_col0;
dqs6_delayed_col0_n <= not dqs6_delayed_col0;
dqs7_delayed_col0_n <= not dqs7_delayed_col0;
dqs8_delayed_col0_n <= not dqs8_delayed_col0;
dqs9_delayed_col0_n <= not dqs9_delayed_col0;
dqs10_delayed_col0_n <= not dqs10_delayed_col0;
dqs11_delayed_col0_n <= not dqs11_delayed_col0;
dqs12_delayed_col0_n <= not dqs12_delayed_col0;
dqs13_delayed_col0_n <= not dqs13_delayed_col0;
dqs14_delayed_col0_n <= not dqs14_delayed_col0;
dqs15_delayed_col0_n <= not dqs15_delayed_col0;
-- dqsx_delayed_col1 negated signals
rst_dqs_div_delayed : dqs_delay port map (
clk_in => rst_dqs_div_in,
sel_in => delay_sel,
clk_out => rst_dqs_div
);
--------------------------------------------------------------------------------------------------------------------------------------------------
--------------------------------------------------------------------
-- fifo_x0_rd_addr and fifo_x1_rd_addr counters ( gray counters )
fifo_00_rd_addr_inst : rd_gray_cntr port map (
clk => clk90,
reset => reset90_r,
cnt_en => read_valid_data_0_1,
rgc_gcnt => fifo_00_rd_addr
);
fifo_10_rd_addr_inst : rd_gray_cntr port map (
clk => clk90,
reset => reset90_r,
cnt_en => read_valid_data_0_1,
rgc_gcnt => fifo_10_rd_addr
);
fifo_20_rd_addr_inst : rd_gray_cntr port map (
clk => clk90,
reset => reset90_r,
cnt_en => read_valid_data_0_1,
rgc_gcnt => fifo_20_rd_addr
);
fifo_30_rd_addr_inst : rd_gray_cntr port map (
clk => clk90,
reset => reset90_r,
cnt_en => read_valid_data_0_1,
rgc_gcnt => fifo_30_rd_addr
);
fifo_40_rd_addr_inst : rd_gray_cntr port map (
clk => clk90,
reset => reset90_r,
cnt_en => read_valid_data_0_1,
rgc_gcnt => fifo_40_rd_addr
);
fifo_50_rd_addr_inst : rd_gray_cntr port map (
clk => clk90,
reset => reset90_r,
cnt_en => read_valid_data_0_1,
rgc_gcnt => fifo_50_rd_addr
);
fifo_60_rd_addr_inst : rd_gray_cntr port map (
clk => clk90,
reset => reset90_r,
cnt_en => read_valid_data_0_1,
rgc_gcnt => fifo_60_rd_addr
);
fifo_70_rd_addr_inst : rd_gray_cntr port map (
clk => clk90,
reset => reset90_r,
cnt_en => read_valid_data_0_1,
rgc_gcnt => fifo_70_rd_addr
);
fifo_80_rd_addr_inst : rd_gray_cntr port map (
clk => clk90,
reset => reset90_r,
cnt_en => read_valid_data_0_1,
rgc_gcnt => fifo_80_rd_addr
);
fifo_90_rd_addr_inst : rd_gray_cntr port map (
clk => clk90,
reset => reset90_r,
cnt_en => read_valid_data_0_1,
rgc_gcnt => fifo_90_rd_addr
);
fifo_100_rd_addr_inst : rd_gray_cntr port map (
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -