⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 data_read_controller_48bit.vhd

📁 XILINX memory interface generator. XILINX的外部存储器接口。
💻 VHD
📖 第 1 页 / 共 4 页
字号:
fifo_40_rd_addr_inst :   rd_gray_cntr port map (
							clk 		=>	clk90,
							reset		=>	reset90_r,
							cnt_en	=>	read_valid_data_0_1,
							rgc_gcnt	=>	fifo_40_rd_addr
						); 

fifo_50_rd_addr_inst :   rd_gray_cntr port map (
							clk 		=>	clk90,
							reset		=>	reset90_r,
							cnt_en	=>	read_valid_data_0_1,
							rgc_gcnt	=>	fifo_50_rd_addr
						); 
fifo_60_rd_addr_inst :   rd_gray_cntr port map (
							clk 		=>	clk90,
							reset		=>	reset90_r,
							cnt_en	=>	read_valid_data_0_1,
							rgc_gcnt	=>	fifo_60_rd_addr
						); 

fifo_70_rd_addr_inst :   rd_gray_cntr port map (
							clk 		=>	clk90,
							reset		=>	reset90_r,
							cnt_en	=>	read_valid_data_0_1,
							rgc_gcnt	=>	fifo_70_rd_addr
						); 

fifo_80_rd_addr_inst :   rd_gray_cntr port map (
							clk 		=>	clk90,
							reset		=>	reset90_r,
							cnt_en	=>	read_valid_data_0_1,
							rgc_gcnt	=>	fifo_80_rd_addr
						); 

fifo_90_rd_addr_inst :   rd_gray_cntr port map (
							clk 		=>	clk90,
							reset		=>	reset90_r,
							cnt_en	=>	read_valid_data_0_1,
							rgc_gcnt	=>	fifo_90_rd_addr
						); 

fifo_100_rd_addr_inst :   rd_gray_cntr port map (
							clk 		=>	clk90,
							reset		=>	reset90_r,
							cnt_en	=>	read_valid_data_0_1,
							rgc_gcnt	=>	fifo_100_rd_addr
						); 
						
fifo_110_rd_addr_inst :   rd_gray_cntr port map (
							clk 		=>	clk90,
							reset		=>	reset90_r,
							cnt_en	=>	read_valid_data_0_1,
							rgc_gcnt	=>	fifo_110_rd_addr
						); 						


fifo_01_rd_addr_inst :   rd_gray_cntr port map (
							clk 		=>	clk90,
							reset		=>	reset90_r,
							cnt_en	=>	read_valid_data_0_1,
							rgc_gcnt	=>	fifo_01_rd_addr
						); 

fifo_11_rd_addr_inst :   rd_gray_cntr port map (
							clk 		=>	clk90,
							reset		=>	reset90_r,
							cnt_en	=>	read_valid_data_0_1,
							rgc_gcnt	=>	fifo_11_rd_addr
						); 
fifo_21_rd_addr_inst :   rd_gray_cntr port map (
							clk 		=>	clk90,
							reset		=>	reset90_r,
							cnt_en	=>	read_valid_data_0_1,
							rgc_gcnt	=>	fifo_21_rd_addr
						); 

fifo_31_rd_addr_inst :   rd_gray_cntr port map (
							clk 		=>	clk90,
							reset		=>	reset90_r,
							cnt_en	=>	read_valid_data_0_1,
							rgc_gcnt	=>	fifo_31_rd_addr
						); 
fifo_41_rd_addr_inst :   rd_gray_cntr port map (
							clk 		=>	clk90,
							reset		=>	reset90_r,
							cnt_en	=>	read_valid_data_0_1,
							rgc_gcnt	=>	fifo_41_rd_addr
						); 

fifo_51_rd_addr_inst :   rd_gray_cntr port map (
							clk 		=>	clk90,
							reset		=>	reset90_r,
							cnt_en	=>	read_valid_data_0_1,
							rgc_gcnt	=>	fifo_51_rd_addr
						); 
fifo_61_rd_addr_inst :   rd_gray_cntr port map (
							clk 		=>	clk90,
							reset		=>	reset90_r,
							cnt_en	=>	read_valid_data_0_1,
							rgc_gcnt	=>	fifo_61_rd_addr
						); 

fifo_71_rd_addr_inst :   rd_gray_cntr port map (
							clk 		=>	clk90,
							reset		=>	reset90_r,
							cnt_en	=>	read_valid_data_0_1,
							rgc_gcnt	=>	fifo_71_rd_addr
						); 

fifo_81_rd_addr_inst :   rd_gray_cntr port map (
							clk 		=>	clk90,
							reset		=>	reset90_r,
							cnt_en	=>	read_valid_data_0_1,
							rgc_gcnt	=>	fifo_81_rd_addr
						); 

fifo_91_rd_addr_inst :   rd_gray_cntr port map (
							clk 		=>	clk90,
							reset		=>	reset90_r,
							cnt_en	=>	read_valid_data_0_1,
							rgc_gcnt	=>	fifo_91_rd_addr
						); 

fifo_101_rd_addr_inst :   rd_gray_cntr port map (
							clk 		=>	clk90,
							reset		=>	reset90_r,
							cnt_en	=>	read_valid_data_0_1,
							rgc_gcnt	=>	fifo_101_rd_addr
						); 

fifo_111_rd_addr_inst :   rd_gray_cntr port map (
							clk 		=>	clk90,
							reset		=>	reset90_r,
							cnt_en	=>	read_valid_data_0_1,
							rgc_gcnt	=>	fifo_111_rd_addr
						); 

--**************************************************************************************************
-- DQS Internal Delay Circuit implemented in LUTs
--**************************************************************************************************

-- Internal Clock Delay circuit placed in the first column (for falling edge data) adjacent to IOBs                               
dqs_delay0_col0 : dqs_delay port map (                                                                          
	                              clk_in   => dqs_int_delay_in0,
	                              sel_in   => delay_sel,                                
	                              clk_out  => dqs_delayed_col0(0)                               
	                             );

-- Internal Clock Delay circuit placed in the second column (for rising edge data) adjacent to IOBs                               
dqs_delay0_col1 : dqs_delay port map (                                                                          
	                              clk_in   => dqs_int_delay_in0,
	                              sel_in   => delay_sel,                                
	                              clk_out  => dqs_delayed_col1(0)                               
	                             );
                    
-- Internal Clock Delay circuit placed in the first column (for falling edge data) adjacent to IOBs                               
dqs_delay1_col0 : dqs_delay port map (                                                                          
	                              clk_in   => dqs_int_delay_in1,
	                              sel_in   => delay_sel,                                
	                              clk_out  => dqs_delayed_col0(1)                               
	                             );

-- Internal Clock Delay circuit placed in the second column (for rising edge data) adjacent to IOBs                               
dqs_delay1_col1 : dqs_delay port map (                                                                          
	                              clk_in   => dqs_int_delay_in1,
	                              sel_in   => delay_sel,                                
	                              clk_out  => dqs_delayed_col1(1)                               
	                             );
                    
-- Internal Clock Delay circuit placed in the first column (for falling edge data) adjacent to IOBs                               
dqs_delay2_col0 : dqs_delay port map (                                                                          
	                              clk_in   => dqs_int_delay_in2,
	                              sel_in   => delay_sel,                                
	                              clk_out  => dqs_delayed_col0(2)                               
	                             );

-- Internal Clock Delay circuit placed in the second column (for rising edge data) adjacent to IOBs                               
dqs_delay2_col1 : dqs_delay port map (                                                                          
	                              clk_in   => dqs_int_delay_in2,
	                              sel_in   => delay_sel,                                
	                              clk_out  => dqs_delayed_col1(2)                               
	                             );
                
-- Internal Clock Delay circuit placed in the first column (for falling edge data) adjacent to IOBs                               
dqs_delay3_col0 : dqs_delay port map (                                                                          
	                              clk_in   => dqs_int_delay_in3,
	                              sel_in   => delay_sel,                                
	                              clk_out  => dqs_delayed_col0(3)                               
	                             );

-- Internal Clock Delay circuit placed in the second column (for rising edge data) adjacent to IOBs                               
dqs_delay3_col1 : dqs_delay port map (                                                                          
	                              clk_in   => dqs_int_delay_in3,
	                              sel_in   => delay_sel,                                
	                              clk_out  => dqs_delayed_col1(3)                               
	                             );

-- Internal Clock Delay circuit placed in the first column (for falling edge data) adjacent to IOBs                               
dqs_delay4_col0 : dqs_delay port map (                                                                          
	                              clk_in   => dqs_int_delay_in4,
	                              sel_in   => delay_sel,                                
	                              clk_out  => dqs_delayed_col0(4)                               
	                             );

-- Internal Clock Delay circuit placed in the second column (for rising edge data) adjacent to IOBs                               
dqs_delay4_col1 : dqs_delay port map (                                                                          
	                              clk_in   => dqs_int_delay_in4,
	                              sel_in   => delay_sel,                                
	                              clk_out  => dqs_delayed_col1(4)                               
	                             );
	                    
-- Internal Clock Delay circuit placed in the first column (for falling edge data) adjacent to IOBs                               
dqs_delay5_col0 : dqs_delay port map (                                                                          
	                              clk_in   => dqs_int_delay_in5,
	                              sel_in   => delay_sel,                                
	                              clk_out  => dqs_delayed_col0(5)                               
	                             );


-- Internal Clock Delay circuit placed in the second column (for rising edge data) adjacent to IOBs                               
dqs_delay5_col1 : dqs_delay port map (                                                                          
	                              clk_in   => dqs_int_delay_in5,
	                              sel_in   => delay_sel,                                
	                              clk_out  => dqs_delayed_col1(5)                               
	                             );
	                    
-- Internal Clock Delay circuit placed in the first column (for falling edge data) adjacent to IOBs                               
dqs_delay6_col0 : dqs_delay port map (                                                                          
	                              clk_in   => dqs_int_delay_in6,
	                              sel_in   => delay_sel,                                
	                              clk_out  => dqs_delayed_col0(6)                               
	                             );
-- Internal Clock Delay circuit placed in the second column (for rising edge data) adjacent to IOBs                               
dqs_delay6_col1 : dqs_delay port map (                                                                          
	                              clk_in   => dqs_int_delay_in6,
	                              sel_in   => delay_sel,                                
	                              clk_out  => dqs_delayed_col1(6)                               
	                             );

	                    
-- Internal Clock Delay circuit placed in the firs333t column (for falling edge data) adjacent to IOBs                               
dqs_delay7_col0 : dqs_delay port map (                                                                          
	                              clk_in   => dqs_int_delay_in7,
	                              sel_in   => delay_sel,                                
	                              clk_out  => dqs_delayed_col0(7)
	                             );


-- Internal Clock Delay circuit placed in the second column (for rising edge data) adjacent to IOBs                               
dqs_delay7_col1 : dqs_delay port map (                                                                          
	                              clk_in   => dqs_int_delay_in7,
	                              sel_in   => delay_sel,                                
	                              clk_out  => dqs_delayed_col1(7)                               
	                             );


	                    
-- Internal Clock Delay circuit placed in the first column (for falling edge data) adjacent to IOBs                               
dqs_delay8_col0 : dqs_delay port map (                                                                          
	                              clk_in   => dqs_int_delay_in8,
	                              sel_in   => delay_sel,                                
	                              clk_out  => dqs_delayed_col0(8)                               
	                             );

-- Internal Clock Delay circuit placed in the second column (for rising edge data) adjacent to IOBs                               
dqs_delay8_col1 : dqs_delay port map (                                                                          
	                              clk_in   => dqs_int_delay_in8,
	                              sel_in   => delay_sel,                                
	                              clk_out  => dqs_delayed_col1(8)                               
	                             );

-- Internal Clock Delay circuit placed in the first column (for falling edge data) adjacent to IOBs 
dqs_delay9_col0 : dqs_delay port map ( 
	                                     clk_in   => dqs_int_delay_in9, 
	                                     sel_in   => delay_sel,
	                                     clk_out  => dqs_delayed_col0(9) 
	                                    ); 
 
-- Internal Clock Delay circuit placed in the second column (for rising edge data) adjacent to IOBs  
dqs_delay9_col1 : dqs_delay port map ( 
	                                     clk_in   => dqs_int_delay_in9, 
	                                     sel_in   => delay_sel,
	                                     clk_out  => dqs_delayed_col1(9) 
	                                    ); 
 
-- Internal Clock Delay circuit placed in the first column (for falling edge data) adjacent to IOBs 
dqs_delay10_col0 : dqs_delay port map ( 
	                                     clk_in   => dqs_int_delay_in10, 
	                                     sel_in   => delay_sel,
	                                     clk_out  => dqs_delayed_col0(10) 
	                                    ); 
 
-- Internal Clock Delay circuit placed in the second column (for rising edge data) adjacent to IOBs  
dqs_delay10_col1 : dqs_delay port map ( 
	                                     clk_in   => dqs_int_delay_in10, 
	                                     sel_in   => delay_sel,
	                                     clk_out  => dqs_delayed_col1(10) 
	                                    ); 
 
-- Internal Clock Delay circuit placed in the first column (for falling edge data) adjacent to IOBs 
dqs_delay11_col0 : dqs_delay port map ( 
	                                     clk_in   => dqs_int_delay_in11, 
	                                     sel_in   => delay_sel,
	                                     clk_out  => dqs_delayed_col0(11) 
	                                    ); 
 
-- Internal Clock Delay circuit placed in the second column (for rising edge data) adjacent to IOBs  
dqs_delay11_col1 : dqs_delay port map ( 
	                                     clk_in   => dqs_int_delay_in11, 
	                                     sel_in   => delay_sel,
	                                     clk_out  => dqs_delayed_col1(11) 
	                                    ); 
 
-------------------------------------------------------------------------------------------------
------------------------------------------------------------------------------------------------

-- FIFO Write enable signal generation

-- FIFO Write enable signal generation

fifo_00_wr_en_inst: fifo_0_wr_en port map (
						clk 		=> dqs0_delayed_col1_n,
						reset		=> reset_r,
						din		=> rst_dqs_div,
						rst_dqs_delay_n => rst_dqs_delay_0_n,
						dout		=> fifo_00_wr_en
				   	   );

fifo_01_wr_en_inst: fifo_1_wr_en port map (
						clk		=> dqs0_delayed_col0,
						rst_dqs_delay_n => rst_dqs_delay_0_n,
						reset		=> reset_r,
						din		=> rst_dqs_div,
						dout		=> fifo_01_wr_en
				          );

fifo_10_wr_en_inst: fifo_0_wr_en port map (
						clk 		=> dqs1_delayed_col1_n,
						reset		=> reset_r,
						din		=> rst_dqs_div,
						rst_dqs_delay_n => rst_dqs_delay_1_n,
						dout		=> fifo_10_wr_en
				   	   );

fifo_11_wr_en_inst: fifo_1_wr_en port map (
						clk		=> dqs1_delayed_col0,
						rst_dqs_delay_n => rst_dqs_delay_1_n,
						reset		=> reset_r,
						din		=> rst_dqs_div,
						dout		=> fifo_11_wr_en
				          );


fifo_20_wr_en_inst: fifo_0_wr_en port map (

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -