📄 data_read_72bit.vhd
字号:
A2 => fifo_21_wr_addr(2),
A3 => fifo_21_wr_addr(3),
D => ddr_dq_in(10),
DPRA0 => fifo_21_rd_addr(0),
DPRA1 => fifo_21_rd_addr(1),
DPRA2 => fifo_21_rd_addr(2),
DPRA3 => fifo_21_rd_addr(3),
WCLK => dqs2_delayed_col0_n,
WE => fifo_21_wr_en );
fifo0_bit11 : RAM16X1D
port map (DPO => fifo_20_data_out(3),
A0 => fifo_20_wr_addr(0),
A1 => fifo_20_wr_addr(1),
A2 => fifo_20_wr_addr(2),
A3 => fifo_20_wr_addr(3),
D => ddr_dq_in(11),
DPRA0 => fifo_20_rd_addr(0),
DPRA1 => fifo_20_rd_addr(1),
DPRA2 => fifo_20_rd_addr(2),
DPRA3 => fifo_20_rd_addr(3),
WCLK => dqs2_delayed_col0,
WE => fifo_20_wr_en );
fifo1_bit11 : RAM16X1D
port map (DPO => fifo_21_data_out(3),
A0 => fifo_21_wr_addr(0),
A1 => fifo_21_wr_addr(1),
A2 => fifo_21_wr_addr(2),
A3 => fifo_21_wr_addr(3),
D => ddr_dq_in(11),
DPRA0 => fifo_21_rd_addr(0),
DPRA1 => fifo_21_rd_addr(1),
DPRA2 => fifo_21_rd_addr(2),
DPRA3 => fifo_21_rd_addr(3),
WCLK => dqs2_delayed_col0_n,
WE => fifo_21_wr_en );
--- Nibble3 instantiation
fifo0_bit12 : RAM16X1D
port map (DPO => fifo_30_data_out(0),
A0 => fifo_30_wr_addr(0),
A1 => fifo_30_wr_addr(1),
A2 => fifo_30_wr_addr(2),
A3 => fifo_30_wr_addr(3),
D => ddr_dq_in(12),
DPRA0 => fifo_30_rd_addr(0),
DPRA1 => fifo_30_rd_addr(1),
DPRA2 => fifo_30_rd_addr(2),
DPRA3 => fifo_30_rd_addr(3),
WCLK => dqs3_delayed_col0,
WE => fifo_30_wr_en );
fifo1_bit12 : RAM16X1D
port map (DPO => fifo_31_data_out(0),
A0 => fifo_31_wr_addr(0),
A1 => fifo_31_wr_addr(1),
A2 => fifo_31_wr_addr(2),
A3 => fifo_31_wr_addr(3),
D => ddr_dq_in(12),
DPRA0 => fifo_31_rd_addr(0),
DPRA1 => fifo_31_rd_addr(1),
DPRA2 => fifo_31_rd_addr(2),
DPRA3 => fifo_31_rd_addr(3),
WCLK => dqs3_delayed_col0_n,
WE => fifo_31_wr_en );
fifo0_bit13 : RAM16X1D
port map (DPO => fifo_30_data_out(1),
A0 => fifo_30_wr_addr(0),
A1 => fifo_30_wr_addr(1),
A2 => fifo_30_wr_addr(2),
A3 => fifo_30_wr_addr(3),
D => ddr_dq_in(13),
DPRA0 => fifo_30_rd_addr(0),
DPRA1 => fifo_30_rd_addr(1),
DPRA2 => fifo_30_rd_addr(2),
DPRA3 => fifo_30_rd_addr(3),
WCLK => dqs3_delayed_col0,
WE => fifo_30_wr_en );
fifo1_bit13 : RAM16X1D
port map (DPO => fifo_31_data_out(1),
A0 => fifo_31_wr_addr(0),
A1 => fifo_31_wr_addr(1),
A2 => fifo_31_wr_addr(2),
A3 => fifo_31_wr_addr(3),
D => ddr_dq_in(13),
DPRA0 => fifo_31_rd_addr(0),
DPRA1 => fifo_31_rd_addr(1),
DPRA2 => fifo_31_rd_addr(2),
DPRA3 => fifo_31_rd_addr(3),
WCLK => dqs3_delayed_col0_n,
WE => fifo_31_wr_en );
fifo0_bit14 : RAM16X1D
port map (DPO => fifo_30_data_out(2),
A0 => fifo_30_wr_addr(0),
A1 => fifo_30_wr_addr(1),
A2 => fifo_30_wr_addr(2),
A3 => fifo_30_wr_addr(3),
D => ddr_dq_in(14),
DPRA0 => fifo_30_rd_addr(0),
DPRA1 => fifo_30_rd_addr(1),
DPRA2 => fifo_30_rd_addr(2),
DPRA3 => fifo_30_rd_addr(3),
WCLK => dqs3_delayed_col0,
WE => fifo_30_wr_en );
fifo1_bit14 : RAM16X1D
port map (DPO => fifo_31_data_out(2),
A0 => fifo_31_wr_addr(0),
A1 => fifo_31_wr_addr(1),
A2 => fifo_31_wr_addr(2),
A3 => fifo_31_wr_addr(3),
D => ddr_dq_in(14),
DPRA0 => fifo_31_rd_addr(0),
DPRA1 => fifo_31_rd_addr(1),
DPRA2 => fifo_31_rd_addr(2),
DPRA3 => fifo_31_rd_addr(3),
WCLK => dqs3_delayed_col0_n,
WE => fifo_31_wr_en );
fifo0_bit15 : RAM16X1D
port map (DPO => fifo_30_data_out(3),
A0 => fifo_30_wr_addr(0),
A1 => fifo_30_wr_addr(1),
A2 => fifo_30_wr_addr(2),
A3 => fifo_30_wr_addr(3),
D => ddr_dq_in(15),
DPRA0 => fifo_30_rd_addr(0),
DPRA1 => fifo_30_rd_addr(1),
DPRA2 => fifo_30_rd_addr(2),
DPRA3 => fifo_30_rd_addr(3),
WCLK => dqs3_delayed_col0,
WE => fifo_30_wr_en );
fifo1_bit15 : RAM16X1D
port map (DPO => fifo_31_data_out(3),
A0 => fifo_31_wr_addr(0),
A1 => fifo_31_wr_addr(1),
A2 => fifo_31_wr_addr(2),
A3 => fifo_31_wr_addr(3),
D => ddr_dq_in(15),
DPRA0 => fifo_31_rd_addr(0),
DPRA1 => fifo_31_rd_addr(1),
DPRA2 => fifo_31_rd_addr(2),
DPRA3 => fifo_31_rd_addr(3),
WCLK => dqs3_delayed_col0_n,
WE => fifo_31_wr_en );
--Nibble4 Fifo instantiation
fifo0_bit16 : RAM16X1D
port map (DPO => fifo_40_data_out(0),
A0 => fifo_40_wr_addr(0),
A1 => fifo_40_wr_addr(1),
A2 => fifo_40_wr_addr(2),
A3 => fifo_40_wr_addr(3),
D => ddr_dq_in(16),
DPRA0 => fifo_40_rd_addr(0),
DPRA1 => fifo_40_rd_addr(1),
DPRA2 => fifo_40_rd_addr(2),
DPRA3 => fifo_40_rd_addr(3),
WCLK => dqs4_delayed_col0,
WE => fifo_40_wr_en );
fifo1_bit16 : RAM16X1D
port map (DPO => fifo_41_data_out(0),
A0 => fifo_41_wr_addr(0),
A1 => fifo_41_wr_addr(1),
A2 => fifo_41_wr_addr(2),
A3 => fifo_41_wr_addr(3),
D => ddr_dq_in(16),
DPRA0 => fifo_41_rd_addr(0),
DPRA1 => fifo_41_rd_addr(1),
DPRA2 => fifo_41_rd_addr(2),
DPRA3 => fifo_41_rd_addr(3),
WCLK => dqs4_delayed_col0_n,
WE => fifo_41_wr_en );
fifo0_bit17 : RAM16X1D
port map (DPO => fifo_40_data_out(1),
A0 => fifo_40_wr_addr(0),
A1 => fifo_40_wr_addr(1),
A2 => fifo_40_wr_addr(2),
A3 => fifo_40_wr_addr(3),
D => ddr_dq_in(17),
DPRA0 => fifo_40_rd_addr(0),
DPRA1 => fifo_40_rd_addr(1),
DPRA2 => fifo_40_rd_addr(2),
DPRA3 => fifo_40_rd_addr(3),
WCLK => dqs4_delayed_col0,
WE => fifo_40_wr_en );
fifo1_bit17 : RAM16X1D
port map (DPO => fifo_41_data_out(1),
A0 => fifo_41_wr_addr(0),
A1 => fifo_41_wr_addr(1),
A2 => fifo_41_wr_addr(2),
A3 => fifo_41_wr_addr(3),
D => ddr_dq_in(17),
DPRA0 => fifo_41_rd_addr(0),
DPRA1 => fifo_41_rd_addr(1),
DPRA2 => fifo_41_rd_addr(2),
DPRA3 => fifo_41_rd_addr(3),
WCLK => dqs4_delayed_col0_n,
WE => fifo_41_wr_en );
fifo0_bit18 : RAM16X1D
port map (DPO => fifo_40_data_out(2),
A0 => fifo_40_wr_addr(0),
A1 => fifo_40_wr_addr(1),
A2 => fifo_40_wr_addr(2),
A3 => fifo_40_wr_addr(3),
D => ddr_dq_in(18),
DPRA0 => fifo_40_rd_addr(0),
DPRA1 => fifo_40_rd_addr(1),
DPRA2 => fifo_40_rd_addr(2),
DPRA3 => fifo_40_rd_addr(3),
WCLK => dqs4_delayed_col0,
WE => fifo_40_wr_en );
fifo1_bit18 : RAM16X1D
port map (DPO => fifo_41_data_out(2),
A0 => fifo_41_wr_addr(0),
A1 => fifo_41_wr_addr(1),
A2 => fifo_41_wr_addr(2),
A3 => fifo_41_wr_addr(3),
D => ddr_dq_in(18),
DPRA0 => fifo_41_rd_addr(0),
DPRA1 => fifo_41_rd_addr(1),
DPRA2 => fifo_41_rd_addr(2),
DPRA3 => fifo_41_rd_addr(3),
WCLK => dqs4_delayed_col0_n,
WE => fifo_41_wr_en );
fifo0_bit19 : RAM16X1D
port map (DPO => fifo_40_data_out(3),
A0 => fifo_40_wr_addr(0),
A1 => fifo_40_wr_addr(1),
A2 => fifo_40_wr_addr(2),
A3 => fifo_40_wr_addr(3),
D => ddr_dq_in(19),
DPRA0 => fifo_40_rd_addr(0),
DPRA1 => fifo_40_rd_addr(1),
DPRA2 => fifo_40_rd_addr(2),
DPRA3 => fifo_40_rd_addr(3),
WCLK => dqs4_delayed_col0,
WE => fifo_40_wr_en );
fifo1_bit19 : RAM16X1D
port map (DPO => fifo_41_data_out(3),
A0 => fifo_41_wr_addr(0),
A1 => fifo_41_wr_addr(1),
A2 => fifo_41_wr_addr(2),
A3 => fifo_41_wr_addr(3),
D => ddr_dq_in(19),
DPRA0 => fifo_41_rd_addr(0),
DPRA1 => fifo_41_rd_addr(1),
DPRA2 => fifo_41_rd_addr(2),
DPRA3 => fifo_41_rd_addr(3),
WCLK => dqs4_delayed_col0_n,
WE => fifo_41_wr_en );
--- Nibble5 instantiation
fifo0_bit20 : RAM16X1D
port map (DPO => fifo_50_data_out(0),
A0 => fifo_50_wr_addr(0),
A1 => fifo_50_wr_addr(1),
A2 => fifo_50_wr_addr(2),
A3 => fifo_50_wr_addr(3),
D => ddr_dq_in(20),
DPRA0 => fifo_50_rd_addr(0),
DPRA1 => fifo_50_rd_addr(1),
DPRA2 => fifo_50_rd_addr(2),
DPRA3 => fifo_50_rd_addr(3),
WCLK => dqs5_delayed_col0,
WE => fifo_50_wr_en );
fifo1_bit20 : RAM16X1D
port map (DPO => fifo_51_data_out(0),
A0 => fifo_51_wr_addr(0),
A1 => fifo_51_wr_addr(1),
A2 => fifo_51_wr_addr(2),
A3 => fifo_51_wr_addr(3),
D => ddr_dq_in(20),
DPRA0 => fifo_51_rd_addr(0),
DPRA1 => fifo_51_rd_addr(1),
DPRA2 => fifo_51_rd_addr(2),
DPRA3 => fifo_51_rd_addr(3),
WCLK => dqs5_delayed_col0_n,
WE => fifo_51_wr_en );
fifo0_bit21 : RAM16X1D
port map (DPO => fifo_50_data_out(1),
A0 => fifo_50_wr_addr(0),
A1 => fifo_50_wr_addr(1),
A2 => fifo_50_wr_addr(2),
A3 => fifo_50_wr_addr(3),
D => ddr_dq_in(21),
DPRA0 => fifo_50_rd_addr(0),
DPRA1 => fifo_50_rd_addr(1),
DPRA2 => fifo_50_rd_addr(2),
DPRA3 => fifo_50_rd_addr(3),
WCLK => dqs5_delayed_col0,
WE => fifo_50_wr_en );
fifo1_bit21 : RAM16X1D
port map (DPO => fifo_51_data_out(1),
A0 => fifo_51_wr_addr(0),
A1 => fifo_51_wr_addr(1),
A2 => fifo_51_wr_addr(2),
A3 => fifo_51_wr_addr(3),
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -