📄 data_read_32bit.vhd
字号:
fifo0_bit10 : RAM16X1D
port map (DPO => fifo_10_data_out(2),
A0 => fifo_10_wr_addr(0),
A1 => fifo_10_wr_addr(1),
A2 => fifo_10_wr_addr(2),
A3 => fifo_10_wr_addr(3),
D => ddr_dq_in(10),
DPRA0 => fifo10_rd_addr_r(0),
DPRA1 => fifo10_rd_addr_r(1),
DPRA2 => fifo10_rd_addr_r(2),
DPRA3 => fifo10_rd_addr_r(3),
WCLK => dqs1_delayed_col1,
WE => fifo_10_wr_en );
fifo1_bit10 : RAM16X1D
port map (DPO => fifo_11_data_out(2),
A0 => fifo_11_wr_addr(0),
A1 => fifo_11_wr_addr(1),
A2 => fifo_11_wr_addr(2),
A3 => fifo_11_wr_addr(3),
D => ddr_dq_in(10),
DPRA0 => fifo10_rd_addr_r(0),
DPRA1 => fifo10_rd_addr_r(1),
DPRA2 => fifo10_rd_addr_r(2),
DPRA3 => fifo10_rd_addr_r(3),
WCLK => dqs1_delayed_col1_n,
WE => fifo_11_wr_en );
fifo0_bit11 : RAM16X1D
port map (DPO => fifo_10_data_out(3),
A0 => fifo_10_wr_addr(0),
A1 => fifo_10_wr_addr(1),
A2 => fifo_10_wr_addr(2),
A3 => fifo_10_wr_addr(3),
D => ddr_dq_in(11),
DPRA0 => fifo11_rd_addr_r(0),
DPRA1 => fifo11_rd_addr_r(1),
DPRA2 => fifo11_rd_addr_r(2),
DPRA3 => fifo11_rd_addr_r(3),
WCLK => dqs1_delayed_col0,
WE => fifo_10_wr_en );
fifo1_bit11 : RAM16X1D
port map (DPO => fifo_11_data_out(3),
A0 => fifo_11_wr_addr(0),
A1 => fifo_11_wr_addr(1),
A2 => fifo_11_wr_addr(2),
A3 => fifo_11_wr_addr(3),
D => ddr_dq_in(11),
DPRA0 => fifo11_rd_addr_r(0),
DPRA1 => fifo11_rd_addr_r(1),
DPRA2 => fifo11_rd_addr_r(2),
DPRA3 => fifo11_rd_addr_r(3),
WCLK => dqs1_delayed_col0_n,
WE => fifo_11_wr_en );
fifo0_bit12 : RAM16X1D
port map (DPO => fifo_10_data_out(4),
A0 => fifo_10_wr_addr(0),
A1 => fifo_10_wr_addr(1),
A2 => fifo_10_wr_addr(2),
A3 => fifo_10_wr_addr(3),
D => ddr_dq_in(12),
DPRA0 => fifo10_rd_addr_r(0),
DPRA1 => fifo10_rd_addr_r(1),
DPRA2 => fifo10_rd_addr_r(2),
DPRA3 => fifo10_rd_addr_r(3),
WCLK => dqs1_delayed_col1,
WE => fifo_10_wr_en );
fifo1_bit12 : RAM16X1D
port map (DPO => fifo_11_data_out(4),
A0 => fifo_11_wr_addr(0),
A1 => fifo_11_wr_addr(1),
A2 => fifo_11_wr_addr(2),
A3 => fifo_11_wr_addr(3),
D => ddr_dq_in(12),
DPRA0 => fifo10_rd_addr_r(0),
DPRA1 => fifo10_rd_addr_r(1),
DPRA2 => fifo10_rd_addr_r(2),
DPRA3 => fifo10_rd_addr_r(3),
WCLK => dqs1_delayed_col1_n,
WE => fifo_11_wr_en );
fifo0_bit13 : RAM16X1D
port map (DPO => fifo_10_data_out(5),
A0 => fifo_10_wr_addr(0),
A1 => fifo_10_wr_addr(1),
A2 => fifo_10_wr_addr(2),
A3 => fifo_10_wr_addr(3),
D => ddr_dq_in(13),
DPRA0 => fifo11_rd_addr_r(0),
DPRA1 => fifo11_rd_addr_r(1),
DPRA2 => fifo11_rd_addr_r(2),
DPRA3 => fifo11_rd_addr_r(3),
WCLK => dqs1_delayed_col0,
WE => fifo_10_wr_en );
fifo1_bit13 : RAM16X1D
port map (DPO => fifo_11_data_out(5),
A0 => fifo_11_wr_addr(0),
A1 => fifo_11_wr_addr(1),
A2 => fifo_11_wr_addr(2),
A3 => fifo_11_wr_addr(3),
D => ddr_dq_in(13),
DPRA0 => fifo11_rd_addr_r(0),
DPRA1 => fifo11_rd_addr_r(1),
DPRA2 => fifo11_rd_addr_r(2),
DPRA3 => fifo11_rd_addr_r(3),
WCLK => dqs1_delayed_col0_n,
WE => fifo_11_wr_en );
fifo0_bit14 : RAM16X1D
port map (DPO => fifo_10_data_out(6),
A0 => fifo_10_wr_addr(0),
A1 => fifo_10_wr_addr(1),
A2 => fifo_10_wr_addr(2),
A3 => fifo_10_wr_addr(3),
D => ddr_dq_in(14),
DPRA0 => fifo10_rd_addr_r(0),
DPRA1 => fifo10_rd_addr_r(1),
DPRA2 => fifo10_rd_addr_r(2),
DPRA3 => fifo10_rd_addr_r(3),
WCLK => dqs1_delayed_col1,
WE => fifo_10_wr_en );
fifo1_bit14 : RAM16X1D
port map (DPO => fifo_11_data_out(6),
A0 => fifo_11_wr_addr(0),
A1 => fifo_11_wr_addr(1),
A2 => fifo_11_wr_addr(2),
A3 => fifo_11_wr_addr(3),
D => ddr_dq_in(14),
DPRA0 => fifo10_rd_addr_r(0),
DPRA1 => fifo10_rd_addr_r(1),
DPRA2 => fifo10_rd_addr_r(2),
DPRA3 => fifo10_rd_addr_r(3),
WCLK => dqs1_delayed_col1_n,
WE => fifo_11_wr_en );
fifo0_bit15 : RAM16X1D
port map (DPO => fifo_10_data_out(7),
A0 => fifo_10_wr_addr(0),
A1 => fifo_10_wr_addr(1),
A2 => fifo_10_wr_addr(2),
A3 => fifo_10_wr_addr(3),
D => ddr_dq_in(15),
DPRA0 => fifo11_rd_addr_r(0),
DPRA1 => fifo11_rd_addr_r(1),
DPRA2 => fifo11_rd_addr_r(2),
DPRA3 => fifo11_rd_addr_r(3),
WCLK => dqs1_delayed_col0,
WE => fifo_10_wr_en );
fifo1_bit15 : RAM16X1D
port map (DPO => fifo_11_data_out(7),
A0 => fifo_11_wr_addr(0),
A1 => fifo_11_wr_addr(1),
A2 => fifo_11_wr_addr(2),
A3 => fifo_11_wr_addr(3),
D => ddr_dq_in(15),
DPRA0 => fifo11_rd_addr_r(0),
DPRA1 => fifo11_rd_addr_r(1),
DPRA2 => fifo11_rd_addr_r(2),
DPRA3 => fifo11_rd_addr_r(3),
WCLK => dqs1_delayed_col0_n,
WE => fifo_11_wr_en );
-- Byte2 Fifo instantiation
fifo0_bit16 : RAM16X1D
port map (DPO => fifo_20_data_out(0),
A0 => fifo_20_wr_addr(0),
A1 => fifo_20_wr_addr(1),
A2 => fifo_20_wr_addr(2),
A3 => fifo_20_wr_addr(3),
D => ddr_dq_in(16),
DPRA0 => fifo20_rd_addr_r(0),
DPRA1 => fifo20_rd_addr_r(1),
DPRA2 => fifo20_rd_addr_r(2),
DPRA3 => fifo20_rd_addr_r(3),
WCLK => dqs2_delayed_col1,
WE => fifo_20_wr_en );
fifo1_bit16 : RAM16X1D
port map (DPO => fifo_21_data_out(0),
A0 => fifo_21_wr_addr(0),
A1 => fifo_21_wr_addr(1),
A2 => fifo_21_wr_addr(2),
A3 => fifo_21_wr_addr(3),
D => ddr_dq_in(16),
DPRA0 => fifo20_rd_addr_r(0),
DPRA1 => fifo20_rd_addr_r(1),
DPRA2 => fifo20_rd_addr_r(2),
DPRA3 => fifo20_rd_addr_r(3),
WCLK => dqs2_delayed_col1_n,
WE => fifo_21_wr_en );
fifo0_bit17 : RAM16X1D
port map (DPO => fifo_20_data_out(1),
A0 => fifo_20_wr_addr(0),
A1 => fifo_20_wr_addr(1),
A2 => fifo_20_wr_addr(2),
A3 => fifo_20_wr_addr(3),
D => ddr_dq_in(17),
DPRA0 => fifo21_rd_addr_r(0),
DPRA1 => fifo21_rd_addr_r(1),
DPRA2 => fifo21_rd_addr_r(2),
DPRA3 => fifo21_rd_addr_r(3),
WCLK => dqs2_delayed_col0,
WE => fifo_20_wr_en );
fifo1_bit17 : RAM16X1D
port map (DPO => fifo_21_data_out(1),
A0 => fifo_21_wr_addr(0),
A1 => fifo_21_wr_addr(1),
A2 => fifo_21_wr_addr(2),
A3 => fifo_21_wr_addr(3),
D => ddr_dq_in(17),
DPRA0 => fifo21_rd_addr_r(0),
DPRA1 => fifo21_rd_addr_r(1),
DPRA2 => fifo21_rd_addr_r(2),
DPRA3 => fifo21_rd_addr_r(3),
WCLK => dqs2_delayed_col0_n,
WE => fifo_21_wr_en );
fifo0_bit18 : RAM16X1D
port map (DPO => fifo_20_data_out(2),
A0 => fifo_20_wr_addr(0),
A1 => fifo_20_wr_addr(1),
A2 => fifo_20_wr_addr(2),
A3 => fifo_20_wr_addr(3),
D => ddr_dq_in(18),
DPRA0 => fifo20_rd_addr_r(0),
DPRA1 => fifo20_rd_addr_r(1),
DPRA2 => fifo20_rd_addr_r(2),
DPRA3 => fifo20_rd_addr_r(3),
WCLK => dqs2_delayed_col1,
WE => fifo_20_wr_en );
fifo1_bit18 : RAM16X1D
port map (DPO => fifo_21_data_out(2),
A0 => fifo_21_wr_addr(0),
A1 => fifo_21_wr_addr(1),
A2 => fifo_21_wr_addr(2),
A3 => fifo_21_wr_addr(3),
D => ddr_dq_in(18),
DPRA0 => fifo20_rd_addr_r(0),
DPRA1 => fifo20_rd_addr_r(1),
DPRA2 => fifo20_rd_addr_r(2),
DPRA3 => fifo20_rd_addr_r(3),
WCLK => dqs2_delayed_col1_n,
WE => fifo_21_wr_en );
fifo0_bit19 : RAM16X1D
port map (DPO => fifo_20_data_out(3),
A0 => fifo_20_wr_addr(0),
A1 => fifo_20_wr_addr(1),
A2 => fifo_20_wr_addr(2),
A3 => fifo_20_wr_addr(3),
D => ddr_dq_in(19),
DPRA0 => fifo21_rd_addr_r(0),
DPRA1 => fifo21_rd_addr_r(1),
DPRA2 => fifo21_rd_addr_r(2),
DPRA3 => fifo21_rd_addr_r(3),
WCLK => dqs2_delayed_col0,
WE => fifo_20_wr_en );
fifo1_bit19 : RAM16X1D
port map (DPO => fifo_21_data_out(3),
A0 => fifo_21_wr_addr(0),
A1 => fifo_21_wr_addr(1),
A2 => fifo_21_wr_addr(2),
A3 => fifo_21_wr_addr(3),
D => ddr_dq_in(19),
DPRA0 => fifo21_rd_addr_r(0),
DPRA1 => fifo21_rd_addr_r(1),
DPRA2 => fifo21_rd_addr_r(2),
DPRA3 => fifo21_rd_addr_r(3),
WCLK => dqs2_delayed_col0_n,
WE => fifo_21_wr_en );
fifo0_bit20 : RAM16X1D
port map (DPO => fifo_20_data_out(4),
A0 => fifo_20_wr_addr(0),
A1 => fifo_20_wr_addr(1),
A2 => fifo_20_wr_addr(2),
A3 => fifo_20_wr_addr(3),
D => ddr_dq_in(20),
DPRA0 => fifo20_rd_addr_r(0),
DPRA1 => fifo20_rd_addr_r(1),
DPRA2 => fifo20_rd_addr_r(2),
DPRA3 => fifo20_rd_addr_r(3),
WCLK => dqs2_delayed_col1,
WE => fifo_20_wr_en );
fifo1_bit20 : RAM16X1D
port map (DPO => fifo_21_data_out(4),
A0 => fifo_21_wr_addr(0),
A1 => fifo_21_wr_addr(1),
A2 => fifo_21_wr_addr(2),
A3 => fifo_21_wr_addr(3),
D => ddr_dq_in(20),
DPRA0 => fifo20_rd_addr_r(0),
DPRA1 => fifo20_rd_addr_r(1),
DPRA2 => fifo20_rd_addr_r(2),
DPRA3 => fifo20_rd_addr_r(3),
WCLK => dqs2_delayed_col1_n,
WE => fifo_21_wr_en );
fifo0_bit21 : RAM16X1D
port map (DPO => fifo_20_data_out(5),
A0 => fifo_20_wr_addr(0),
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -