⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 ep1c6_32_vga.map.rpt

📁 VHDL入门实验。256色VGA显示驱动 开发软件Quartus II 6.0 芯片EP2c8Q208
💻 RPT
📖 第 1 页 / 共 3 页
字号:
; G2_INITIAL                    ; 1           ; Untyped                       ;
; G3_INITIAL                    ; 1           ; Untyped                       ;
; E0_INITIAL                    ; 1           ; Untyped                       ;
; E1_INITIAL                    ; 1           ; Untyped                       ;
; E2_INITIAL                    ; 1           ; Untyped                       ;
; E3_INITIAL                    ; 1           ; Untyped                       ;
; L0_MODE                       ; BYPASS      ; Untyped                       ;
; L1_MODE                       ; BYPASS      ; Untyped                       ;
; G0_MODE                       ; BYPASS      ; Untyped                       ;
; G1_MODE                       ; BYPASS      ; Untyped                       ;
; G2_MODE                       ; BYPASS      ; Untyped                       ;
; G3_MODE                       ; BYPASS      ; Untyped                       ;
; E0_MODE                       ; BYPASS      ; Untyped                       ;
; E1_MODE                       ; BYPASS      ; Untyped                       ;
; E2_MODE                       ; BYPASS      ; Untyped                       ;
; E3_MODE                       ; BYPASS      ; Untyped                       ;
; L0_PH                         ; 0           ; Untyped                       ;
; L1_PH                         ; 0           ; Untyped                       ;
; G0_PH                         ; 0           ; Untyped                       ;
; G1_PH                         ; 0           ; Untyped                       ;
; G2_PH                         ; 0           ; Untyped                       ;
; G3_PH                         ; 0           ; Untyped                       ;
; E0_PH                         ; 0           ; Untyped                       ;
; E1_PH                         ; 0           ; Untyped                       ;
; E2_PH                         ; 0           ; Untyped                       ;
; E3_PH                         ; 0           ; Untyped                       ;
; M_PH                          ; 0           ; Untyped                       ;
; C1_USE_CASC_IN                ; 0           ; Untyped                       ;
; C2_USE_CASC_IN                ; 0           ; Untyped                       ;
; C3_USE_CASC_IN                ; 0           ; Untyped                       ;
; C4_USE_CASC_IN                ; 0           ; Untyped                       ;
; C5_USE_CASC_IN                ; 0           ; Untyped                       ;
; CLK0_COUNTER                  ; G0          ; Untyped                       ;
; CLK1_COUNTER                  ; G0          ; Untyped                       ;
; CLK2_COUNTER                  ; G0          ; Untyped                       ;
; CLK3_COUNTER                  ; G0          ; Untyped                       ;
; CLK4_COUNTER                  ; G0          ; Untyped                       ;
; CLK5_COUNTER                  ; G0          ; Untyped                       ;
; L0_TIME_DELAY                 ; 0           ; Untyped                       ;
; L1_TIME_DELAY                 ; 0           ; Untyped                       ;
; G0_TIME_DELAY                 ; 0           ; Untyped                       ;
; G1_TIME_DELAY                 ; 0           ; Untyped                       ;
; G2_TIME_DELAY                 ; 0           ; Untyped                       ;
; G3_TIME_DELAY                 ; 0           ; Untyped                       ;
; E0_TIME_DELAY                 ; 0           ; Untyped                       ;
; E1_TIME_DELAY                 ; 0           ; Untyped                       ;
; E2_TIME_DELAY                 ; 0           ; Untyped                       ;
; E3_TIME_DELAY                 ; 0           ; Untyped                       ;
; M_TIME_DELAY                  ; 0           ; Untyped                       ;
; N_TIME_DELAY                  ; 0           ; Untyped                       ;
; EXTCLK3_COUNTER               ; E3          ; Untyped                       ;
; EXTCLK2_COUNTER               ; E2          ; Untyped                       ;
; EXTCLK1_COUNTER               ; E1          ; Untyped                       ;
; EXTCLK0_COUNTER               ; E0          ; Untyped                       ;
; ENABLE0_COUNTER               ; L0          ; Untyped                       ;
; ENABLE1_COUNTER               ; L0          ; Untyped                       ;
; CHARGE_PUMP_CURRENT           ; 2           ; Untyped                       ;
; LOOP_FILTER_R                 ;  1.000000   ; Untyped                       ;
; LOOP_FILTER_C                 ; 5           ; Untyped                       ;
; VCO_POST_SCALE                ; 0           ; Untyped                       ;
; CLK2_OUTPUT_FREQUENCY         ; 0           ; Untyped                       ;
; CLK1_OUTPUT_FREQUENCY         ; 0           ; Untyped                       ;
; CLK0_OUTPUT_FREQUENCY         ; 0           ; Untyped                       ;
; INTENDED_DEVICE_FAMILY        ; Cyclone II  ; Untyped                       ;
; PORT_CLKENA0                  ; PORT_UNUSED ; Untyped                       ;
; PORT_CLKENA1                  ; PORT_UNUSED ; Untyped                       ;
; PORT_CLKENA2                  ; PORT_UNUSED ; Untyped                       ;
; PORT_CLKENA3                  ; PORT_UNUSED ; Untyped                       ;
; PORT_CLKENA4                  ; PORT_UNUSED ; Untyped                       ;
; PORT_CLKENA5                  ; PORT_UNUSED ; Untyped                       ;
; PORT_EXTCLKENA0               ; PORT_UNUSED ; Untyped                       ;
; PORT_EXTCLKENA1               ; PORT_UNUSED ; Untyped                       ;
; PORT_EXTCLKENA2               ; PORT_UNUSED ; Untyped                       ;
; PORT_EXTCLKENA3               ; PORT_UNUSED ; Untyped                       ;
; PORT_EXTCLK0                  ; PORT_UNUSED ; Untyped                       ;
; PORT_EXTCLK1                  ; PORT_UNUSED ; Untyped                       ;
; PORT_EXTCLK2                  ; PORT_UNUSED ; Untyped                       ;
; PORT_EXTCLK3                  ; PORT_UNUSED ; Untyped                       ;
; PORT_CLKBAD0                  ; PORT_UNUSED ; Untyped                       ;
; PORT_CLKBAD1                  ; PORT_UNUSED ; Untyped                       ;
; PORT_CLK0                     ; PORT_USED   ; Untyped                       ;
; PORT_CLK1                     ; PORT_UNUSED ; Untyped                       ;
; PORT_CLK2                     ; PORT_UNUSED ; Untyped                       ;
; PORT_CLK3                     ; PORT_UNUSED ; Untyped                       ;
; PORT_CLK4                     ; PORT_UNUSED ; Untyped                       ;
; PORT_CLK5                     ; PORT_UNUSED ; Untyped                       ;
; PORT_SCANDATA                 ; PORT_UNUSED ; Untyped                       ;
; PORT_SCANDATAOUT              ; PORT_UNUSED ; Untyped                       ;
; PORT_SCANDONE                 ; PORT_UNUSED ; Untyped                       ;
; PORT_SCLKOUT1                 ; PORT_UNUSED ; Untyped                       ;
; PORT_SCLKOUT0                 ; PORT_UNUSED ; Untyped                       ;
; PORT_ACTIVECLOCK              ; PORT_UNUSED ; Untyped                       ;
; PORT_CLKLOSS                  ; PORT_UNUSED ; Untyped                       ;
; PORT_INCLK1                   ; PORT_UNUSED ; Untyped                       ;
; PORT_INCLK0                   ; PORT_USED   ; Untyped                       ;
; PORT_FBIN                     ; PORT_UNUSED ; Untyped                       ;
; PORT_PLLENA                   ; PORT_UNUSED ; Untyped                       ;
; PORT_CLKSWITCH                ; PORT_UNUSED ; Untyped                       ;
; PORT_ARESET                   ; PORT_UNUSED ; Untyped                       ;
; PORT_PFDENA                   ; PORT_UNUSED ; Untyped                       ;
; PORT_SCANCLK                  ; PORT_UNUSED ; Untyped                       ;
; PORT_SCANACLR                 ; PORT_UNUSED ; Untyped                       ;
; PORT_SCANREAD                 ; PORT_UNUSED ; Untyped                       ;
; PORT_SCANWRITE                ; PORT_UNUSED ; Untyped                       ;
; PORT_ENABLE0                  ; PORT_UNUSED ; Untyped                       ;
; PORT_ENABLE1                  ; PORT_UNUSED ; Untyped                       ;
; PORT_LOCKED                   ; PORT_UNUSED ; Untyped                       ;
; M_TEST_SOURCE                 ; 5           ; Untyped                       ;
; C0_TEST_SOURCE                ; 5           ; Untyped                       ;
; C1_TEST_SOURCE                ; 5           ; Untyped                       ;
; C2_TEST_SOURCE                ; 5           ; Untyped                       ;
; C3_TEST_SOURCE                ; 5           ; Untyped                       ;
; C4_TEST_SOURCE                ; 5           ; Untyped                       ;
; C5_TEST_SOURCE                ; 5           ; Untyped                       ;
; DEVICE_FAMILY                 ; Cyclone II  ; Untyped                       ;
; AUTO_CARRY_CHAINS             ; ON          ; AUTO_CARRY                    ;
; IGNORE_CARRY_BUFFERS          ; OFF         ; IGNORE_CARRY                  ;
; AUTO_CASCADE_CHAINS           ; ON          ; AUTO_CASCADE                  ;
; IGNORE_CASCADE_BUFFERS        ; OFF         ; IGNORE_CASCADE                ;
+-------------------------------+-------------+-------------------------------+
Note: In order to hide this table in the UI and the text report file, please set the "Show Parameter Settings Tables in Synthesis Report" option in "Analysis and Synthesis Settings -> More Settings" to "Off".


+-------------------------------+
; Analysis & Synthesis Messages ;
+-------------------------------+
Info: *******************************************************************
Info: Running Quartus II Analysis & Synthesis
    Info: Version 6.0 Build 178 04/27/2006 SJ Full Version
    Info: Processing started: Sun Dec 28 20:28:13 2008
Info: Command: quartus_map --read_settings_files=on --write_settings_files=off ep1c6_32_vga -c ep1c6_32_vga
Info: Found 2 design units, including 1 entities, in source file vga.vhd
    Info: Found design unit 1: vga-one
    Info: Found entity 1: vga
Info: Elaborating entity "vga" for the top level hierarchy
Warning: Using design file pll.vhd, which is not specified as a design file for the current project, but contains definitions for 2 design units and 1 entities in project
    Info: Found design unit 1: pll-SYN
    Info: Found entity 1: pll
Info: Elaborating entity "pll" for hierarchy "pll:U1"
Info: Found 1 design units, including 1 entities, in source file d:/altera/quartus60/libraries/megafunctions/altpll.tdf
    Info: Found entity 1: altpll
Info: Elaborating entity "altpll" for hierarchy "pll:U1|altpll:altpll_component"
Info: Elaborated megafunction instantiation "pll:U1|altpll:altpll_component"
Info: Duplicate registers merged to single register
    Info: Duplicate register "h_dat[0]" merged to single register "h_dat[1]"
    Info: Duplicate register "h_dat[3]" merged to single register "h_dat[2]"
    Info: Duplicate register "h_dat[4]" merged to single register "h_dat[2]"
    Info: Duplicate register "h_dat[6]" merged to single register "h_dat[5]"
    Info: Duplicate register "h_dat[7]" merged to single register "h_dat[5]"
    Info: Duplicate register "v_dat[1]" merged to single register "v_dat[0]"
    Info: Duplicate register "v_dat[3]" merged to single register "v_dat[2]"
    Info: Duplicate register "v_dat[4]" merged to single register "v_dat[2]"
    Info: Duplicate register "v_dat[6]" merged to single register "v_dat[5]"
    Info: Duplicate register "v_dat[7]" merged to single register "v_dat[5]"
Info: Duplicate registers merged to single register
    Info: Duplicate register "data[1]" merged to single register "data[0]"
    Info: Duplicate register "data[3]" merged to single register "data[2]"
    Info: Duplicate register "data[4]" merged to single register "data[2]"
    Info: Duplicate register "data[6]" merged to single register "data[5]"
    Info: Duplicate register "data[7]" merged to single register "data[5]"
Info: Implemented 106 device resources after synthesis - the final resource count might be different
    Info: Implemented 1 input pins
    Info: Implemented 10 output pins
    Info: Implemented 94 logic cells
    Info: Implemented 1 ClockLock PLLs
Info: Quartus II Analysis & Synthesis was successful. 0 errors, 1 warning
    Info: Processing ended: Sun Dec 28 20:28:17 2008
    Info: Elapsed time: 00:00:04


⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -