📄 reg_fsr.vhd
字号:
-- "reg_fsr.vhd"---- Copyright (C) 1998 Ernesto Romani (romani@ascu.unian.it)-- -- This program is free software; you can redistribute it and/or modify-- it under the terms of the GNU General Public License as published by-- the Free Software Foundation; either version 2 of the License, or-- (at your option) any later version.-- -- This program is distributed in the hope that it will be useful,-- but WITHOUT ANY WARRANTY; without even the implied warranty of-- MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the-- GNU General Public License for more details.-- -- You should have received a copy of the GNU General Public License-- along with this program; if not, write to the Free Software-- Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.------ FSR 8 bit register with 3-state output.-- The same as reg_8t, but includes an additional 5 bit output that is-- used in the control unit for indirect addressing.LIBRARY IEEE;USE IEEE.STD_LOGIC_1164.ALL;ENTITY reg_fsr IS PORT ( clock : IN STD_LOGIC; out_en : IN STD_LOGIC; write_en : IN STD_LOGIC; data_in : IN STD_LOGIC_VECTOR(7 DOWNTO 0); data_out : OUT STD_LOGIC_VECTOR(7 DOWNTO 0); fsr_out : OUT STD_LOGIC_VECTOR(4 DOWNTO 0) );END reg_fsr;ARCHITECTURE mixed OF reg_fsr ISSIGNAL value : STD_LOGIC_VECTOR (7 DOWNTO 0);BEGIN data_out <= value WHEN out_en = '1' ELSE "ZZZZZZZZ"; fsr_out <= value(4 DOWNTO 0); do_it: PROCESS (clock) BEGIN IF clock'EVENT AND clock = '1' THEN IF write_en = '1' THEN value <= data_in; END IF; END IF; END PROCESS;END mixed;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -