📄 control3.rpt
字号:
Project Information d:\clock5\clock5\clock2\control3.rpt
MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 03/27/2008 16:58:43
Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
CONTROL3
** DEVICE SUMMARY **
Chip/ Input Output Bidir Shareable
POF Device Pins Pins Pins LCs Expanders % Utilized
control3 EPM7032LC44-6 4 24 0 27 0 84 %
User Pins: 4 24 0
Project Information d:\clock5\clock5\clock2\control3.rpt
** AUTO GLOBAL SIGNALS **
INFO: Signal 'keyup' chosen for auto global Clock
Project Information d:\clock5\clock5\clock2\control3.rpt
** STATE MACHINE ASSIGNMENTS **
adjsta: MACHINE
OF BITS (
adjsta~3,
adjsta~2,
adjsta~1
)
WITH STATES (
sethh = B"010",
sethl = B"101",
setmh = B"100",
setml = B"111",
setsh = B"110",
setsl = B"001",
weekday = B"011",
ini = B"000"
);
Project Information d:\clock5\clock5\clock2\control3.rpt
** FILE HIERARCHY **
|lpm_add_sub:246|
|lpm_add_sub:246|addcore:adder|
|lpm_add_sub:246|addcore:adder|addcore:adder0|
|lpm_add_sub:246|altshift:result_ext_latency_ffs|
|lpm_add_sub:246|altshift:carry_ext_latency_ffs|
|lpm_add_sub:246|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:270|
|lpm_add_sub:270|addcore:adder|
|lpm_add_sub:270|addcore:adder|addcore:adder0|
|lpm_add_sub:270|altshift:result_ext_latency_ffs|
|lpm_add_sub:270|altshift:carry_ext_latency_ffs|
|lpm_add_sub:270|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:296|
|lpm_add_sub:296|addcore:adder|
|lpm_add_sub:296|addcore:adder|addcore:adder0|
|lpm_add_sub:296|altshift:result_ext_latency_ffs|
|lpm_add_sub:296|altshift:carry_ext_latency_ffs|
|lpm_add_sub:296|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:323|
|lpm_add_sub:323|addcore:adder|
|lpm_add_sub:323|addcore:adder|addcore:adder0|
|lpm_add_sub:323|altshift:result_ext_latency_ffs|
|lpm_add_sub:323|altshift:carry_ext_latency_ffs|
|lpm_add_sub:323|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:349|
|lpm_add_sub:349|addcore:adder|
|lpm_add_sub:349|addcore:adder|addcore:adder0|
|lpm_add_sub:349|altshift:result_ext_latency_ffs|
|lpm_add_sub:349|altshift:carry_ext_latency_ffs|
|lpm_add_sub:349|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:376|
|lpm_add_sub:376|addcore:adder|
|lpm_add_sub:376|addcore:adder|addcore:adder0|
|lpm_add_sub:376|altshift:result_ext_latency_ffs|
|lpm_add_sub:376|altshift:carry_ext_latency_ffs|
|lpm_add_sub:376|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:402|
|lpm_add_sub:402|addcore:adder|
|lpm_add_sub:402|addcore:adder|addcore:adder0|
|lpm_add_sub:402|altshift:result_ext_latency_ffs|
|lpm_add_sub:402|altshift:carry_ext_latency_ffs|
|lpm_add_sub:402|altshift:oflow_ext_latency_ffs|
Device-Specific Information: d:\clock5\clock5\clock2\control3.rpt
control3
***** Logic for device 'control3' compiled without errors.
Device: EPM7032LC44-6
Device Options:
Turbo Bit = ON
Security Bit = OFF
s s
e e
b c c
e e r k l l
n g e e s s
t e s V G G G y G e e
e n e C N N N u N t t
r d t C D D D p D 1 0
-----------------------------------_
/ 6 5 4 3 2 1 44 43 42 41 40 |
minhset1 | 7 39 | hourhset0
settime | 8 38 | minlset0
minhset2 | 9 37 | weekset0
GND | 10 36 | hourlset2
hourhset1 | 11 35 | VCC
weekset1 | 12 EPM7032LC44-6 34 | minlset1
weekset2 | 13 33 | hourlset1
sechset2 | 14 32 | hourlset0
VCC | 15 31 | seclset3
RESERVED | 16 30 | GND
sechset1 | 17 29 | sechset0
|_ 18 19 20 21 22 23 24 25 26 27 28 _|
------------------------------------
R R R R G V m m m s h
E E E E N C i i i e o
S S S S D C n n n c u
E E E E l l h l r
R R R R s s s s l
V V V V e e e e s
E E E E t t t t e
D D D D 3 2 0 2 t
3
N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
Device-Specific Information: d:\clock5\clock5\clock2\control3.rpt
control3
** RESOURCE USAGE **
Shareable External
Logic Array Block Logic Cells I/O Pins Expanders Interconnect
A: LC1 - LC16 11/16( 68%) 11/16( 68%) 1/16( 6%) 13/36( 36%)
B: LC17 - LC32 16/16(100%) 16/16(100%) 0/16( 0%) 13/36( 36%)
Total dedicated input pins used: 1/4 ( 25%)
Total I/O pins used: 27/32 ( 84%)
Total logic cells used: 27/32 ( 84%)
Total shareable expanders used: 0/32 ( 0%)
Total Turbo logic cells used: 27/32 ( 84%)
Total shareable expanders not available (n/a): 1/32 ( 3%)
Average fan-in: 6.81
Total fan-in: 184
Total input pins required: 4
Total output pins required: 24
Total bidirectional pins required: 0
Total logic cells required: 27
Total flipflops required: 27
Total product terms required: 62
Total logic cells lending parallel expanders: 0
Total shareable expanders in database: 0
Synthesized logic cells: 0/ 32 ( 0%)
Device-Specific Information: d:\clock5\clock5\clock2\control3.rpt
control3
** INPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
5 (2) (A) INPUT 0 0 0 0 0 1 0 begend
6 (3) (A) INPUT 0 0 0 0 0 0 3 enter
43 - - INPUT G 0 0 0 0 0 0 0 keyup
4 (1) (A) INPUT 0 0 0 0 0 24 3 reset
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.
Device-Specific Information: d:\clock5\clock5\clock2\control3.rpt
control3
** OUTPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
39 19 B FF + t 0 0 0 1 3 1 0 hourhset0 (:31)
11 7 A FF + t 0 0 0 1 4 0 0 hourhset1 (:30)
32 25 B FF + t 0 0 0 1 3 3 0 hourlset0 (:35)
33 24 B FF + t 0 0 0 1 4 2 0 hourlset1 (:34)
36 22 B FF + t 0 0 0 1 5 1 0 hourlset2 (:33)
28 28 B FF + t 0 0 0 1 6 0 0 hourlset3 (:32)
26 30 B FF + t 0 0 0 1 3 2 0 minhset0 (:38)
7 4 A FF + t 0 0 0 1 4 1 0 minhset1 (:37)
9 6 A FF + t 0 0 0 1 5 0 0 minhset2 (:36)
38 20 B FF + t 0 0 0 1 3 3 0 minlset0 (:42)
34 23 B FF + t 0 0 0 1 4 2 0 minlset1 (:41)
25 31 B FF + t 0 0 0 1 5 1 0 minlset2 (:40)
24 32 B FF + t 0 0 0 1 6 0 0 minlset3 (:39)
29 27 B FF + t 0 0 0 1 3 2 0 sechset0 (:45)
17 12 A FF + t 0 0 0 1 4 1 0 sechset1 (:44)
14 10 A FF + t 0 0 0 1 5 0 0 sechset2 (:43)
40 18 B FF + t 0 0 0 1 3 3 0 seclset0 (:49)
41 17 B FF + t 0 0 0 1 4 2 0 seclset1 (:48)
27 29 B FF + t 0 0 0 1 5 1 0 seclset2 (:47)
31 26 B FF + t 0 0 0 1 6 0 0 seclset3 (:46)
8 5 A FF t 0 0 0 2 0 0 0 settime (:29)
37 21 B FF + t 0 0 0 1 3 2 0 weekset0 (:52)
12 8 A FF + t 0 0 0 1 4 1 0 weekset1 (:51)
13 9 A FF + t 0 0 0 1 5 0 0 weekset2 (:50)
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: d:\clock5\clock5\clock2\control3.rpt
control3
** BURIED LOGIC **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
(18) 13 A DFFE t 0 0 0 2 3 23 3 adjsta~1
(19) 14 A DFFE t 1 0 1 2 3 23 3 adjsta~2
(21) 16 A TFFE t 0 0 0 2 3 23 3 adjsta~3
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: d:\clock5\clock5\clock2\control3.rpt
control3
** LOGIC CELL INTERCONNECTIONS **
Logic Array Block 'A':
Logic cells placed in LAB 'A'
+--------------------- LC13 adjsta~1
| +------------------- LC14 adjsta~2
| | +----------------- LC16 adjsta~3
| | | +--------------- LC7 hourhset1
| | | | +------------- LC4 minhset1
| | | | | +----------- LC6 minhset2
| | | | | | +--------- LC12 sechset1
| | | | | | | +------- LC10 sechset2
| | | | | | | | +----- LC5 settime
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -