⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 seg7_b.map.rpt

📁 这是一个用VHDL语言编写的数字电路程序
💻 RPT
字号:
Analysis & Synthesis report for seg7_b
Thu Apr 06 17:18:22 2006
Version 5.1 Build 176 10/26/2005 SJ Full Version


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Analysis & Synthesis Summary
  3. Analysis & Synthesis Settings
  4. Analysis & Synthesis Source Files Read
  5. Analysis & Synthesis Resource Usage Summary
  6. Analysis & Synthesis Resource Utilization by Entity
  7. Analysis & Synthesis Equations
  8. Analysis & Synthesis Messages



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2005 Altera Corporation
Your use of Altera Corporation's design tools, logic functions 
and other software and tools, and its AMPP partner logic 
functions, and any output files any of the foregoing 
(including device programming or simulation files), and any 
associated documentation or information are expressly subject 
to the terms and conditions of the Altera Program License 
Subscription Agreement, Altera MegaCore Function License 
Agreement, or other applicable license agreement, including, 
without limitation, that your use is for the sole purpose of 
programming logic devices manufactured by Altera and sold by 
Altera or its authorized distributors.  Please refer to the 
applicable agreement for further details.



+------------------------------------------------------------------------+
; Analysis & Synthesis Summary                                           ;
+-----------------------------+------------------------------------------+
; Analysis & Synthesis Status ; Successful - Thu Apr 06 17:18:22 2006    ;
; Quartus II Version          ; 5.1 Build 176 10/26/2005 SJ Full Version ;
; Revision Name               ; seg7_b                                   ;
; Top-level Entity Name       ; seg7_b                                   ;
; Family                      ; MAX7000S                                 ;
; Total macrocells            ; 17                                       ;
; Total pins                  ; 21                                       ;
+-----------------------------+------------------------------------------+


+--------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Settings                                                                          ;
+----------------------------------------------------------------------+-----------------+---------------+
; Option                                                               ; Setting         ; Default Value ;
+----------------------------------------------------------------------+-----------------+---------------+
; Device                                                               ; EPM7128SLC84-15 ;               ;
; Top-level entity name                                                ; seg7_b          ; seg7_b        ;
; Family name                                                          ; MAX7000S        ; Stratix       ;
; Use smart compilation                                                ; Off             ; Off           ;
; Create Debugging Nodes for IP Cores                                  ; Off             ; Off           ;
; Preserve fewer node names                                            ; On              ; On            ;
; Disable OpenCore Plus hardware evaluation                            ; Off             ; Off           ;
; Verilog Version                                                      ; Verilog_2001    ; Verilog_2001  ;
; VHDL Version                                                         ; VHDL93          ; VHDL93        ;
; State Machine Processing                                             ; Auto            ; Auto          ;
; Extract Verilog State Machines                                       ; On              ; On            ;
; Extract VHDL State Machines                                          ; On              ; On            ;
; Add Pass-Through Logic to Inferred RAMs                              ; On              ; On            ;
; NOT Gate Push-Back                                                   ; On              ; On            ;
; Power-Up Don't Care                                                  ; On              ; On            ;
; Remove Redundant Logic Cells                                         ; Off             ; Off           ;
; Remove Duplicate Registers                                           ; On              ; On            ;
; Ignore CARRY Buffers                                                 ; Off             ; Off           ;
; Ignore CASCADE Buffers                                               ; Off             ; Off           ;
; Ignore GLOBAL Buffers                                                ; Off             ; Off           ;
; Ignore ROW GLOBAL Buffers                                            ; Off             ; Off           ;
; Ignore LCELL Buffers -- MAX 7000B/7000AE/3000A/7000S/7000A           ; Auto            ; Auto          ;
; Ignore SOFT Buffers -- MAX 7000B/7000AE/3000A/7000S/7000A            ; Off             ; Off           ;
; Limit AHDL Integers to 32 Bits                                       ; Off             ; Off           ;
; Optimization Technique -- MAX 7000B/7000AE/3000A/7000S/7000A         ; Speed           ; Speed         ;
; Allow XOR Gate Usage                                                 ; On              ; On            ;
; Auto Logic Cell Insertion                                            ; On              ; On            ;
; Parallel Expander Chain Length -- MAX 7000B/7000AE/3000A/7000S/7000A ; 4               ; 4             ;
; Auto Parallel Expanders                                              ; On              ; On            ;
; Auto Open-Drain Pins                                                 ; On              ; On            ;
; Remove Duplicate Logic                                               ; On              ; On            ;
; Auto Resource Sharing                                                ; Off             ; Off           ;
; Maximum Fan-in Per Macrocell -- MAX 7000B/7000AE/3000A/7000S/7000A   ; 100             ; 100           ;
; Ignore translate_off and translate_on Synthesis Directives           ; Off             ; Off           ;
; Show Parameter Settings Tables in Synthesis Report                   ; On              ; On            ;
; HDL message level                                                    ; Level2          ; Level2        ;
+----------------------------------------------------------------------+-----------------+---------------+


+-------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Source Files Read                                                                                        ;
+----------------------------------+-----------------+-----------------+--------------------------------------------------------+
; File Name with User-Entered Path ; Used in Netlist ; File Type       ; File Name with Absolute Path                           ;
+----------------------------------+-----------------+-----------------+--------------------------------------------------------+
; Vhdl1.vhd                        ; yes             ; User VHDL File  ; F:/实验及报告/电子测量实验/课件/数电/seg7_b/Vhdl1.vhd  ;
; seg7_b.vhd                       ; yes             ; User VHDL File  ; F:/实验及报告/电子测量实验/课件/数电/seg7_b/seg7_b.vhd ;
+----------------------------------+-----------------+-----------------+--------------------------------------------------------+


+---------------------------------------------+
; Analysis & Synthesis Resource Usage Summary ;
+----------------------+----------------------+
; Resource             ; Usage                ;
+----------------------+----------------------+
; Logic cells          ; 17                   ;
; Total registers      ; 0                    ;
; I/O pins             ; 21                   ;
; Maximum fan-out node ; a2[0]                ;
; Maximum fan-out      ; 8                    ;
; Total fan-out        ; 49                   ;
; Average fan-out      ; 1.29                 ;
+----------------------+----------------------+


+----------------------------------------------------------------------+
; Analysis & Synthesis Resource Utilization by Entity                  ;
+----------------------------+------------+------+---------------------+
; Compilation Hierarchy Node ; Macrocells ; Pins ; Full Hierarchy Name ;
+----------------------------+------------+------+---------------------+
; |seg7_b                    ; 17         ; 21   ; |seg7_b             ;
;    |seg7:comp1|            ; 7          ; 0    ; |seg7_b|seg7:comp1  ;
+----------------------------+------------+------+---------------------+


+--------------------------------+
; Analysis & Synthesis Equations ;
+--------------------------------+
The equations can be found in F:/实验及报告/电子测量实验/课件/数电/seg7_b/seg7_b.map.eqn.


+-------------------------------+
; Analysis & Synthesis Messages ;
+-------------------------------+
Info: *******************************************************************
Info: Running Quartus II Analysis & Synthesis
    Info: Version 5.1 Build 176 10/26/2005 SJ Full Version
    Info: Processing started: Thu Apr 06 17:18:20 2006
Info: Command: quartus_map --read_settings_files=on --write_settings_files=off seg7_b -c seg7_b
Info: Found 2 design units, including 1 entities, in source file Vhdl1.vhd
    Info: Found design unit 1: seg7-seg7_arch
    Info: Found entity 1: seg7
Info: Found 2 design units, including 1 entities, in source file seg7_b.vhd
    Info: Found design unit 1: seg7_b-seg7_arch
    Info: Found entity 1: seg7_b
Info: Elaborating entity "seg7_b" for the top level hierarchy
Info: Elaborating entity "seg7" for hierarchy "seg7:comp1"
Warning: Output pins are stuck at VCC or GND
    Warning: Pin "catn[0]" stuck at GND
    Warning: Pin "catn[1]" stuck at VCC
    Warning: Pin "catn[2]" stuck at VCC
    Warning: Pin "catn[3]" stuck at VCC
    Warning: Pin "catn[4]" stuck at VCC
    Warning: Pin "catn[5]" stuck at VCC
Info: Implemented 38 device resources after synthesis - the final resource count might be different
    Info: Implemented 4 input pins
    Info: Implemented 17 output pins
    Info: Implemented 17 macrocells
Info: Quartus II Analysis & Synthesis was successful. 0 errors, 7 warnings
    Info: Processing ended: Thu Apr 06 17:18:22 2006
    Info: Elapsed time: 00:00:03


⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -